首頁>CY7C2564XV18-366BZXC>規(guī)格書詳情

CY7C2564XV18-366BZXC集成電路(IC)的存儲器規(guī)格書PDF中文資料

CY7C2564XV18-366BZXC
廠商型號

CY7C2564XV18-366BZXC

參數(shù)屬性

CY7C2564XV18-366BZXC 封裝/外殼為165-LBGA;包裝為托盤;類別為集成電路(IC)的存儲器;產(chǎn)品描述:IC SRAM 72MBIT PARALLEL 165FBGA

功能描述

72-Mbit QDR? II Xtreme SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

封裝外殼

165-LBGA

文件大小

406.03 Kbytes

頁面數(shù)量

27

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導體公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-24 15:38:00

人工找貨

CY7C2564XV18-366BZXC價格和庫存,歡迎聯(lián)系客服免費人工找貨

CY7C2564XV18-366BZXC規(guī)格書詳情

Functional Description

The CY7C2562XV18 and CY7C2564XV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR?-II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common devices.

Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 450 MHz clock for high bandwidth

■ 2-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 900 MHz) at 450 MHz

■ Available in 2.5 clock cycle latency

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Data valid pin (QVLD) to indicate valid data on the output

■ On-Die Termination (ODT) feature

? Supported for D[x:0], BWS[x:0], and K/K inputs

■ Single multiplexed address input bus latches address inputs for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR?-II+ Xtreme operates with 2.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW

■ Available in × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V ± 0.1 V; VDDQ = 1.4 V to 1.6 V

? Supports 1.5 V I/O supply

■ HSTL inputs and variable drive HSTL output buffers

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ CY7C2564XV18 offered in both Pb-free and non Pb-free packages and CY7C2562XV18 offered in Pb-free package only.

■ JTAG 1149.1 compatible test access port

■ Phase-locked loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號:

    CY7C2564XV18-366BZXC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲器

  • 包裝:

    托盤

  • 存儲器類型:

    易失

  • 存儲器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II+

  • 存儲容量:

    72Mb(2M x 36)

  • 存儲器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 72MBIT PARALLEL 165FBGA

供應商 型號 品牌 批號 封裝 庫存 備注 價格
Infineon Technologies
23+/24+
165-LBGA
8600
只供原裝進口公司現(xiàn)貨+可訂貨
詢價
CYPRESS/賽普拉斯
2023+
FBGA-165
6890
代理庫存現(xiàn)貨供應,正品全新
詢價
CYPRESS
2020+
BGA
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
SPANSION(飛索)
1921+
FBGA-165(13x15)
3575
向鴻倉庫現(xiàn)貨,優(yōu)勢絕對的原裝!
詢價
Cypress Semiconductor/賽普拉斯
兩年內(nèi)
NA
153
實單價格可談
詢價
CYPRESS/賽普拉斯
22+
BGA
18000
原裝現(xiàn)貨原盒原包.假一罰十
詢價
SPANSION(飛索)
2447
FBGA-165(13x15)
315000
136個/托盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長
詢價
CYPRESS SEMICONDUCTOR
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國著名電子元器件獨立分銷
詢價
Cypress Semiconductor Corp
24+
165-FBGA(13x15)
56200
一級代理/放心采購
詢價
22+
5000
詢價