首頁(yè)>CY7C25652KV18-400BZXI>規(guī)格書詳情

CY7C25652KV18-400BZXI集成電路(IC)的存儲(chǔ)器規(guī)格書PDF中文資料

CY7C25652KV18-400BZXI
廠商型號(hào)

CY7C25652KV18-400BZXI

參數(shù)屬性

CY7C25652KV18-400BZXI 封裝/外殼為165-LBGA;包裝為托盤;類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 72MBIT PARALLEL 165FBGA

功能描述

72-Mbit QDR? II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

封裝外殼

165-LBGA

文件大小

496.32 Kbytes

頁(yè)面數(shù)量

31 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-8 22:30:00

CY7C25652KV18-400BZXI規(guī)格書詳情

Functional Description

The CY7C25632KV18 and CY7C25652KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus that exists with common I/O devices. Each port is accessed through a common address bus. Addresses for read and write addresses are latched on alternate rising edges of the input (K) clock.

Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 550 MHz clock for high bandwidth

■ Four-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 1100 MHz) at 550 MHz

■ Available in 2.5 clock cycle latency

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Data valid pin (QVLD) to indicate valid data on the output

■ On-die termination (ODT) feature

? Supported for D[x:0], BWS[x:0], and K/K inputs

■ Single multiplexed address input bus latches address inputs for read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR? II+ operates with 2.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW

■ Available in × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD [1]

? Supports both 1.5 V and 1.8 V I/O supply

■ HSTL inputs and variable drive HSTL output buffers

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase-locked loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C25652KV18-400BZXI

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    托盤

  • 存儲(chǔ)器類型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II+

  • 存儲(chǔ)容量:

    72Mb(2M x 36)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    -40°C ~ 85°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 72MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS
2020+
BGA
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
CYPRESS/賽普拉斯
23+
NA/
3258
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票
詢價(jià)
Cypress(賽普拉斯)
23+
NA
20094
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持
詢價(jià)
CYPRESS
17+
NA
9988
全新原裝現(xiàn)貨,請(qǐng)聯(lián)系18721787578唐先生
詢價(jià)
CYPRESS SEMICONDUCTOR
兩年內(nèi)
N/A
148
原裝現(xiàn)貨,實(shí)單價(jià)格可談
詢價(jià)
SPANSION(飛索)
2021+
FBGA-165(13x15)
499
詢價(jià)
DEI
24+
SMD
1680
一級(jí)代理原裝進(jìn)口現(xiàn)貨
詢價(jià)
Cypress Semiconductor Corp
21+
165-TBGA
5280
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng)
詢價(jià)
CYPRESS/賽普拉斯
22+
NA
20000
原裝現(xiàn)貨,實(shí)單支持
詢價(jià)
CYPRESS/賽普拉斯
2022
NA
80000
原裝現(xiàn)貨,OEM渠道,歡迎咨詢
詢價(jià)