DDR4-2133中文資料etc未分類制造商數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- DDR3-DRAM4096-1333
- DDR3-DRAM4096-1333
- DDR3-DRAM8192-1333
- DDR3-DRAM8192-1333
- DDR3-DRAM4096-1333-EX
- DDR3-DRAM4096-1333-EX
- DDR3-DRAM4096-1333-EX
- DDR4
- DDR3L-1600
- DDR3L
- DDR3-DRAM-4096-1333-EX
- DDR3L-DRAM8192-1600-EX
- DDR3L-1600-EX
- DDR3-DRAM8192-1333-EX
- DDR42133
- DDR3L-DRAM4096-1600-EX
- DDR3L-DRAM4096-1600
- DDR3L-DRAM8192-1600
DDR4-2133規(guī)格書詳情
FEATURES
? VDD=VDDQ=1.2V +/- 0.06V
? Fully differential clock inputs (CK, CK) operation
? Differential Data Strobe (DQS, DQS)
? On chip DLL align DQ, DQS and DQS transition with CK
transition
? DM masks write data-in at the both rising and falling
edges of the data strobe
? All addresses and control inputs except data, data
strobes and data masks latched on the rising edges of
the clock
? Programmable CAS latency 9, 11, 12, 13, 14, 15, 16,
17, 18, 19 and 20
? Programmable additive latency 0, CL-1, and CL-2
supported (x4/x8 only)
? Programmable CAS Write latency (CWL) = 9, 10, 11,
12, 14, 16, 18
? Programmable burst length 4/8 with both nibble
sequential and interleave mode
? BL switch on the fly
? 16banks
? Average Refresh Cycle (Tcase of 0 oC~ 95 oC)
- 7.8 μs at 0oC ~ 85 oC
- 3.9 μs at 85oC ~ 95 oC
? Operating Temperture Range
- Commercial Temperature (0 oC~ 95 oC)
- Industrial Temperature (-40oC~ 95 oC)
? JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)
? Driver strength selected by MRS
? Dynamic On Die Termination supported
? Two Termination States such as RTT_PARK and
RTT_NOM switchable by ODT pin
? Asynchronous RESET pin supported
? ZQ calibration supported
? TDQS (Termination Data Strobe) supported (x8 only)
? Write Levelization supported
? 8 bit pre-fetch
? This product in compliance with the RoHS directive.
? Internal Vref DQ level generation is available
? Write CRC is supported at all speed grades
? Maximum Power Saving Mode is supported
? TCAR(Temperature Controlled Auto Refresh) mode is
supported
? LP ASR(Low Power Auto Self Refresh) mode is supported
? Fine Granularity Refresh is supported
? Per DRAM Addressability is supported
? Geardown Mode(1/2 rate, 1/4 rate) is supported
? Programable Preamble for read and write is supported
? Self Refresh Abort is supported
? CA parity (Command/Address Parity) mode is supported
? Bank Grouping is applied, and CAS to CAS latency
(tCCD_L, tCCD_S) for the banks in the same or different
bank group accesses are available
? DBI(Data Bus Inversion) is supported(x8/x16)
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
AMPHENOL/安費(fèi)諾 |
2420+ |
/ |
470984 |
一級(jí)代理,原裝正品! |
詢價(jià) | ||
Amphenol ICC (FCI) |
23+ |
原廠封裝 |
1200 |
只做原裝只有原裝現(xiàn)貨實(shí)報(bào) |
詢價(jià) | ||
安費(fèi)諾/AMPHENOL |
24+ |
68900 |
一站配齊 原盒原包現(xiàn)貨 朱S Q2355605126 |
詢價(jià) | |||
AmphenolCommercialProduc |
24+ |
DIP |
17900 |
DIMM連接器SMT3frlckw/ht3.94mmBLKBGLCH15u |
詢價(jià) | ||
FCI |
23+ |
10000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) |