首頁>DM74LS73AM>規(guī)格書詳情
DM74LS73AM中文資料仙童半導(dǎo)體數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
DM74LS73AM |
功能描述 | Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs |
文件大小 |
53.28 Kbytes |
頁面數(shù)量 |
5 頁 |
生產(chǎn)廠商 | Fairchild Semiconductor |
企業(yè)簡稱 |
Fairchild【仙童半導(dǎo)體】 |
中文名稱 | 飛兆/仙童半導(dǎo)體公司官網(wǎng) |
原廠標識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-5-5 20:08:00 |
人工找貨 | DM74LS73AM價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
DM74LS73AM規(guī)格書詳情
General Description
This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the
negative going edge of the clock pulse. The data on the J and K inputs is allowed to change while the clock is HIGH or LOW without affecting the outputs as long as setup and hold times are not violated. A low logic level on the clear input will reset the outputs regardless of the levels of the
other inputs.
產(chǎn)品屬性
- 型號:
DM74LS73AM
- 功能描述:
觸發(fā)器 Dual J-K Flip-Flop
- RoHS:
否
- 制造商:
Texas Instruments
- 電路數(shù)量:
2
- 邏輯系列:
SN74
- 邏輯類型:
D-Type Flip-Flop
- 極性:
Inverting, Non-Inverting
- 輸入類型:
CMOS
- 傳播延遲時間:
4.4 ns
- 高電平輸出電流:
- 16 mA
- 低電平輸出電流:
16 mA
- 電源電壓-最大:
5.5 V
- 最大工作溫度:
+ 85 C
- 安裝風(fēng)格:
SMD/SMT
- 封裝/箱體:
X2SON-8
- 封裝:
Reel
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
FAIRCHI |
23+ |
SOP14 |
9526 |
詢價 | |||
M |
92+ |
PDIP |
250 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
FSC |
1948+ |
SOP-14 |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
M |
21+ |
PDIP |
250 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
NSC |
23+ |
原裝原封 |
8888 |
專做原裝正品,假一罰百! |
詢價 | ||
NS |
22+ |
DIP-14 |
8000 |
原裝正品支持實單 |
詢價 | ||
M |
QQ咨詢 |
PDIP |
312 |
全新原裝 研究所指定供貨商 |
詢價 | ||
24+ |
SOP |
195 |
詢價 | ||||
Fairchild |
2000 |
84 |
公司優(yōu)勢庫存 熱賣中!! |
詢價 | |||
FSC |
SOP3.9 |
1350 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 |