首頁(yè)>DSP56307/D>規(guī)格書詳情
DSP56307/D中文資料Motorola數(shù)據(jù)手冊(cè)PDF規(guī)格書
DSP56307/D規(guī)格書詳情
24-BIT DIGITAL SIGNAL PROCESSOR
The Motorola DSP56307, a member of the DSP56300 family of programmable digital signal processors (DSPs), supports wireless infrastructure applications with general filtering operations. The on-chip enhanced filter coprocessor (EFCOP) processes filter algorithms in parallel with core operation, thus increasing overall DSP performance and efficiency. Like the other family members, the DSP56307 uses a high-performance, single-clock-cycle-per-instruction engine (code-compatible with Motorolas popular DSP56000 core family), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access controller, as in Figure 1. The DSP56307 offers performance at 100 million instructions (MIPS) per second using an internal 100 MHz clock with a 2.5 volt core and independent 3.3 volt input/output power.
FEATURES
High-Performance DSP56300 Core
● 100 million instructions per second (MIPS) with a 100 MHz clock at 2.5 V core and 3.3 V I/O
● Object code compatible with the DSP56000 core
● Highly parallel instruction set
● Data arithmetic logic unit (ALU)
- Fully pipelined 24 x 24-bit parallel multiplier-accumulator
- 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing)
- Conditional ALU instructions
- 24-bit or 16-bit arithmetic support under software control
● Program control unit (PCU)
- Position independent code (PIC) support
- Addressing modes optimized for DSP applications (including immediate offsets)
- On-chip instruction cache controller
- On-chip memory-expandable hardware stack
- Nested hardware DO loops
- Fast auto-return interrupts
● Direct memory access (DMA)
- Six DMA channels supporting internal and external accesses
- One-, two-, and three- dimensional transfers (including circular buffering)
- End-of-block-transfer interrupts
- Triggering from interrupt lines and all peripherals
● Phase-locked loop (PLL)
- Allows change of low power divide factor (DF) without loss of lock
- Output clock with skew elimination
● Hardware debugging support
- On-Chip Emulation (OnCE?) module
- Joint test action group (JTAG) test access port (TAP)
- Address trace mode reflects internal Program RAM accesses at the external port
產(chǎn)品屬性
- 型號(hào):
DSP56307/D
- 制造商:
MOTOROLA
- 制造商全稱:
Motorola, Inc
- 功能描述:
24-BIT DIGITAL SIGNAL PROCESSOR
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FREESCALE |
20+ |
TQFP144 |
11 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
FREESCALE |
24+ |
QFP |
96880 |
只做原裝,歡迎來(lái)電資詢 |
詢價(jià) | ||
FREESCAL |
20+ |
QFP144 |
500 |
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單 |
詢價(jià) | ||
MOT |
2339+ |
BGA |
5645 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢價(jià) | ||
MOT |
24+ |
QFP |
214 |
詢價(jià) | |||
MOT |
23+ |
N/A |
9526 |
詢價(jià) | |||
FREE |
22+23+ |
BGA |
16743 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
MOT |
2023+ |
BGA |
50000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
FREESCALE |
1532+ |
QFP |
5000 |
原裝正品現(xiàn)貨誠(chéng)信經(jīng)營(yíng),特價(jià)熱賣!量大可訂貨! |
詢價(jià) | ||
MOTOROLA |
04+ |
BGA |
185 |
詢價(jià) |