DSP56852集成電路(IC)的微控制器規(guī)格書PDF中文資料
廠商型號 |
DSP56852 |
參數(shù)屬性 | DSP56852 封裝/外殼為81-LFBGA;包裝為散裝;類別為集成電路(IC)的微控制器;產(chǎn)品描述:IC MCU 16BIT 12KB SRAM 81MAPBGA |
功能描述 | 16-bit Digital Signal Controllers |
封裝外殼 | 81-LFBGA |
文件大小 |
1.83271 Mbytes |
頁面數(shù)量 |
48 頁 |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-2-9 16:38:00 |
DSP56852規(guī)格書詳情
Description
? 120 MIPS at 120MHz
? 6K x 16-bit Program SRAM
? 4K x 16-bit Data SRAM
? 1K x 16-bit Boot ROM
? 21 External Memory Address lines, 16 data lines and
four chip selects
? One (1) Serial Port Interface (SPI) or one (1) Improved
Synchronous Serial Interface (ISSI)
? One (1) Serial Communication Interface (SCI)
? Interrupt Controller
? General Purpose 16-bit Quad Timer
? JTAG/Enhanced On-Chip Emulation (OnCE?) for
unobtrusive, real-time debugging
? Computer Operating Properly (COP)/Watchdog Timer
? 81-pin MAPBGA package
? Up to 11 GPIO
1.1 Features
1.1.1Core
?Efficient 16-bit engine with dual Harvard architecture
?120 Million Instructions Per Second (MIPS) at 120MHz core frequency
?Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
?Four (4) 36-bit accumulators including extension bits
?16-bit bidirectional shifter
?Parallel instruction set with unique DSP addressing modes
?Hardware DO and REP loops
?Three (3) internal address buses and one (1) external address bus
?Four (4) internal data buses and one (1) external data bus
?Instruction set supports both DSP and controller functions
?Four (4) hardware interrupt levels
?Five (5) software interrupt levels
?Controller-style addressing modes and instructions for compact code
?Efficient C Compiler and local variable support
?Software subroutine and interrupt stack with depth limited only by memory
?JTAG/Enhanced OnCE debug programming interface
1.1.2Memory
?Harvard architecture permits as many as three simultaneous accesses to program and data memory
?On-chip memory includes:
—6K × 16-bit Program SRAM
—4K × 16-bit Data SRAM
—1K × 16-bit Boot ROM
?21 External Memory Address lines, 16 data lines and four (4) programmable chip select signals
1.1.3Peripheral Circuits for DSP56852
?General Purpose 16-bit Quad Timer with two external pins*
?One (1) Serial Communication Interface (SCI)*
?One (1) Serial Port Interface (SPI) or one (1) Improved Synchronous Serial Interface (ISSI) module*
?Interrupt Controller
?Computer Operating Properly (COP)/Watchdog Timer
?JTAG/Enhanced On-Chip Emulation (EOnCE) for unobtrusive, real-time debugging
?81-pin MAPBGA package
?Up to 11 GPIO
* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed
1.1.4Energy Information
?Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs
?Wait and Stop modes available
產(chǎn)品屬性
- 產(chǎn)品編號:
DSP56852VFE
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > 微控制器
- 系列:
568xx
- 包裝:
散裝
- 核心處理器:
56800E
- 內(nèi)核規(guī)格:
16 位
- 速度:
120MHz
- 連接能力:
EBI/EMI,SCI,SPI,SSI
- 外設(shè):
POR,WDT
- 程序存儲容量:
12KB(6K x 16)
- 程序存儲器類型:
SRAM
- RAM 大小:
4K x 16
- 電壓 - 供電 (Vcc/Vdd):
1.8V ~ 3.3V
- 振蕩器類型:
內(nèi)部
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
81-LFBGA
- 供應(yīng)商器件封裝:
81-MAPBGA(8x8)
- 描述:
IC MCU 16BIT 12KB SRAM 81MAPBGA
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MOTOROLA |
23+ |
BGA |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
MOTOROLA |
24+ |
BGA |
50 |
詢價 | |||
MOTOROLA |
0208- |
1 |
公司優(yōu)勢庫存 熱賣中! |
詢價 | |||
MOTOROLA/摩托羅拉 |
2402+ |
BGA |
8324 |
原裝正品!實單價優(yōu)! |
詢價 | ||
MOTOROLA |
22+ |
BGA |
2000 |
原裝正品現(xiàn)貨 |
詢價 | ||
MOTOROLA/摩托羅拉 |
22+ |
BGA |
42555 |
原裝正品 |
詢價 | ||
FREESCA |
21+ |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價 | |||
FREESCAL |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢. |
詢價 | ||
Freescale |
24+ |
(DSP |
3165 |
DSC) |
詢價 | ||
FREESCALE |
16+ |
BGA |
2500 |
進口原裝現(xiàn)貨/價格優(yōu)勢! |
詢價 |