DSP96002中文資料恩智浦數(shù)據(jù)手冊PDF規(guī)格書
DSP96002規(guī)格書詳情
FEATURES
? Digital signal processing core
– Efficient 32-bit DSP engine
– Conforms to IEEE 754-1985 standard for single precision (32-bit) and single
extended precision (44-bit) arithmetic
– Up to 30 Million Instructions Per Second (MIPS) at 60 MHz
– Parallel operation of Data ALU, Address Generation Unit (AGU), and program
controller within the CPU allow more processing per instruction cycle
– Single-cycle 32x32 bit parallel multiplier
– Highly parallel instruction set with unique DSP addressing modes
– Nested hardware DO loops
– Instruction cache extended to operate as 4 K byte (1 K word)
– Fast auto-return interrupts
– Address buses:
? One 32-bit unidirectional internal X memory Address Bus (XAB)
? One 32-bit unidirectional internal Y memory Address Bus (YAB)
? One 32-bit internal Program Address Bus (PAB)
? Two 32-bit external address buses
– Data buses:
? One 32-bit bidirectional internal X memory Data Bus (XDB)
? One 32-bit bidirectional internal Y memory Data Bus (YDB)
? One 32-bit bidirectional internal Global memory Data Bus (GDB)
? One 32-bit bidirectional internal DMA Data Bus (DDB)
? One 32-bit bidirectional internal Program Data Bus (PDB)
? Two 32-bit external data buses
– MCU-like instruction set mnemonics make programming easier
? Memory
– On-chip 1024x32-bit Program RAM
– Two independent on-chip 512x32-bit data RAMs
– Two independent on-chip 512x32-bit data ROMs (1024x32-bit virtual memory)
– On-chip 64x32-bit bootstrap ROM
– Off-chip expansion to 2x2 32
32-bit words of data memory
– Off-chip expansion to 2 32
32-bit words of program memory
? Miscellaneous features
– Two expansion ports assignable to X data, Y data, or program memory spaces or
a combination thereof, effectively doubling off-chip bus bandwidth.
– Host interface circuitry on each port provides a flexible slave interface to Direct
Memory Access (DMA) controllers and external processors for easy design of
multimaster systems
– Write strobe pins support interface to external SRAMs without additional logic
– Two programmable timers/counters
– Three external interrupt/mode control lines
– One external reset line for hardware reset
– 4-pin OnCE port for unobtrusive, processor speed-independent debugging
– HCMOS design for operating frequencies from 60 MHz down to DC
– 223-pin plastic Pin Grid Array (PGA) package or 240-pin Ceramic Quad Flat Pack
(CQFP) package
– 5.0 V power supply
產(chǎn)品屬性
- 型號:
DSP96002
- 制造商:
MOTOROLA
- 制造商全稱:
Motorola, Inc
- 功能描述:
32-BIT GENERAL PURPOSE FLOATING-POINT DUAL-PORT PROCESSOR
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MOT |
24+ |
PGA |
220 |
詢價 | |||
MOTOROLA/摩托羅拉 |
22+ |
PGA |
28089 |
原裝正品現(xiàn)貨 |
詢價 | ||
MOTOROLA/摩托羅拉 |
24+ |
PGA |
25500 |
授權代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價銷售 |
詢價 | ||
MOTOROLA/摩托羅拉 |
18+ |
PGA |
29372 |
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票 |
詢價 | ||
MOTOROLA/摩托羅拉 |
QQ咨詢 |
PGA |
1473 |
全新原裝 研究所指定供貨商 |
詢價 | ||
MOT |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
MOTOROLA/摩托羅拉 |
22+ |
PGA |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應,支持實單! |
詢價 | ||
MOTOROLA |
22+ |
PGA |
8000 |
原裝正品支持實單 |
詢價 | ||
MOT |
9931+ |
QFP |
7 |
普通 |
詢價 | ||
MOT |
專業(yè)鐵帽 |
PGA223 |
67500 |
鐵帽原裝主營-可開原型號增稅票 |
詢價 |