EP20K100E中文資料阿爾特?cái)?shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
EP20K100E |
參數(shù)屬性 | EP20K100E 封裝/外殼為356-LBGA;包裝為托盤;類別為集成電路(IC) > FPGA(現(xiàn)場可編程門陣列);產(chǎn)品描述:IC FPGA 246 I/O 356BGA |
功能描述 | 1. Enhanced Configuration Devices (EPC4, EPC8, and EPC16) Data Sheet |
文件大小 |
456.96 Kbytes |
頁面數(shù)量 |
34 頁 |
生產(chǎn)廠商 | Altera Corporation |
企業(yè)簡稱 |
Altera【阿爾特】 |
中文名稱 | 阿爾特拉公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2024-11-8 22:59:00 |
EP20K100E規(guī)格書詳情
The Altera enhanced configuration device is a single-device, high-speed, advanced configuration solution for very high-density FPGAs. The core of an enhanced configuration device is divided into two major blocks, a configuration controller and a flash memory. The flash memory is used to store configuration data for systems made up of one or more Altera FPGAs. Unused portions of the flash memory can be used to store
processor code or data that can be accessed via the external flash interface after FPGA configuration is complete.
Features
■ Enhanced configuration devices include EPC4, EPC8, and EPC16 devices
■ Single-chip configuration solution for Stratix? series, Cyclone? series, APEX? II, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), Mercury?, ACEX? 1K, and FLEX? 10K (FLEX 10KE and FLEX 10KA) devices
■ Contains 4-, 8-, and 16-Mbit flash memories for configuration data storage
● On-chip decompression feature almost doubles the effective configuration density
■ Standard flash die and a controller die combined into single stacked chip package
■ External flash interface supports parallel programming of flash and external processor access to unused portions of memory
● Flash memory block/sector protection capability via external flash interface
● Supported in EPC16 and EPC4 devices
■ Page mode support for remote and local reconfiguration with up to eight configurations for the entire system
● Compatible with Stratix series Remote System Configuration feature
■ Supports byte-wide configuration mode fast passive parallel (FPP); 8-bit data output per DCLK cycle
■ Supports true n-bit concurrent configuration (n = 1, 2, 4, and 8) of Altera FPGAs
■ Pin-selectable 2-ms or 100-ms power-on reset (POR) time
■ Configuration clock supports programmable input source and frequency synthesis
● Multiple configuration clock sources supported (internal oscillator and external clock input pin)
● External clock source with frequencies up to 133 MHz
● Internal oscillator defaults to 10 MHz; Programmable for higher frequencies of 33, 50, and 66 MHz
● Clock synthesis supported via user programmable divide counter
■ Available in the 100-pin plastic quad flat pack (PQFP) and the 88-pin Ultra FineLine BGA? packages
● Vertical migration between all devices supported in the 100-pin PQFP package
■ Supply voltage of 3.3 V (core and I/O)
產(chǎn)品屬性
- 產(chǎn)品編號:
EP20K100EBC356-3
- 制造商:
Intel
- 類別:
集成電路(IC) > FPGA(現(xiàn)場可編程門陣列)
- 系列:
APEX-20KE?
- 包裝:
托盤
- 電壓 - 供電:
1.71V ~ 1.89V
- 安裝類型:
表面貼裝型
- 工作溫度:
0°C ~ 85°C(TJ)
- 封裝/外殼:
356-LBGA
- 供應(yīng)商器件封裝:
356-BGA(35x35)
- 描述:
IC FPGA 246 I/O 356BGA
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ALTERA |
2016+ |
QFP |
3000 |
公司只做原裝,假一罰十,可開17%增值稅發(fā)票! |
詢價(jià) | ||
ALTERA |
23+ |
TQFP |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
ALTERA |
04+ |
QFP |
3960 |
全新原裝進(jìn)口自己庫存優(yōu)勢 |
詢價(jià) | ||
ALTERA |
1844+ |
QFP |
6528 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) | ||
ALTERA |
02+ |
301 |
原裝正品長期供貨,如假包賠包換 徐小姐13714450367 |
詢價(jià) | |||
Altera |
21+ |
144TQFP |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
ALTERA |
23+ |
原廠原包 |
19960 |
只做進(jìn)口原裝 終端工廠免費(fèi)送樣 |
詢價(jià) | ||
ALTERA/阿爾特拉 |
1731 |
QFP |
180 |
詢價(jià) | |||
ALTERA |
2022 |
TQFP |
2400 |
原裝現(xiàn)貨 |
詢價(jià) | ||
ALTERA |
22+ |
324FBGA |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) |