首頁(yè)>EP2C8AQ324C7N>規(guī)格書(shū)詳情

EP2C8AQ324C7N中文資料阿爾特?cái)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

EP2C8AQ324C7N
廠(chǎng)商型號(hào)

EP2C8AQ324C7N

功能描述

Section I. Cyclone II Device Family Data Sheet

文件大小

2.21857 Mbytes

頁(yè)面數(shù)量

168 頁(yè)

生產(chǎn)廠(chǎng)商 Altera Corporation
企業(yè)簡(jiǎn)稱(chēng)

Altera阿爾特

中文名稱(chēng)

阿爾特拉公司官網(wǎng)

原廠(chǎng)標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2024-12-29 14:10:00

EP2C8AQ324C7N規(guī)格書(shū)詳情

Introduction

Following the immensely successful first-generation Cyclone? device family, Altera? Cyclone II FPGAs extend the low-cost FPGA density range to 68,416 logic elements (LEs) and provide up to 622 usable I/O pins and up to 1.1 Mbits of embedded memory. Cyclone II FPGAs are manufactured on 300-mm wafers using TSMCs 90-nm low-k dielectric process to ensure rapid availability and low cost.

Features The Cyclone II device family offers the following features:

■ High-density architecture with 4,608 to 68,416 LEs

● M4K embedded memory blocks

● Up to 1.1 Mbits of RAM available without reducing available logic

● 4,096 memory bits per block (4,608 bits per block including 512 parity bits)

● Variable port configurations of ×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, and ×36

● True dual-port (one read and one write, two reads, or two writes) operation for ×1, ×2, ×4, ×8, ×9, ×16, and ×18 modes

● Byte enables for data input masking during writes

● Up to 260-MHz operation

■ Embedded multipliers

● Up to 150 18- × 18-bit multipliers are each configurable as two independent 9- × 9-bit multipliers with up to 250-MHz performance

● Optional input and output registers

■ Advanced I/O support

● High-speed differential I/O standard support, including LVDS, RSDS, mini-LVDS, LVPECL, differential HSTL, and differential SSTL

● Single-ended I/O standard support, including 2.5-V and 1.8-V, SSTL class I and II, 1.8-V and 1.5-V HSTL class I and II, 3.3-V PCI and PCI-X 1.0, 3.3-, 2.5-, 1.8-, and 1.5-V LVCMOS, and 3.3-, 2.5-, and 1.8-V LVTTL

● Peripheral Component Interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 3.0 compliance for 3.3-V operation at 33 or 66 MHz for 32- or 64-bit interfaces

● PCI Express with an external TI PHY and an Altera PCI Express ×1 Megacore? function

● 133-MHz PCI-X 1.0 specification compatibility

● High-speed external memory support, including DDR, DDR2, and SDR SDRAM, and QDRII SRAM supported by drop in Altera IP MegaCore functions for ease of use

● Three dedicated registers per I/O element (IOE): one input register, one output register, and one output-enable register

● Programmable bus-hold feature

● Programmable output drive strength feature

● Programmable delays from the pin to the IOE or logic array

● I/O bank grouping for unique VCCIO and/or VREF bank settings

● MultiVolt? I/O standard support for 1.5-, 1.8-, 2.5-, and 3.3-interfaces

● Hot-socketing operation support

● Tri-state with weak pull-up on I/O pins before and during configuration

● Programmable open-drain outputs

● Series on-chip termination support

(Continue ...)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
ALTERA
22+
BGA
2000
進(jìn)口原裝!現(xiàn)貨庫(kù)存
詢(xún)價(jià)
ALTERA(阿爾特拉)
22+
NA
4000
原廠(chǎng)原裝現(xiàn)貨
詢(xún)價(jià)
ALTERA
23+
BGA
1017
全新原裝現(xiàn)貨
詢(xún)價(jià)
ALTERA
2318+
BGA
428
專(zhuān)注軍工器件偏冷門(mén)物料優(yōu)勢(shì)特殊渠道十年品質(zhì)保證
詢(xún)價(jià)
ALTERA/阿爾特拉
23+
NA
1218
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢(xún)價(jià)
ALTERA/阿爾特拉
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢(xún)價(jià)
ALTERA
14+
1218
全新進(jìn)口原裝
詢(xún)價(jià)
ALTERA/阿爾特拉
23+
BGA
3000
一級(jí)代理原廠(chǎng)VIP渠道,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、
詢(xún)價(jià)
ALTERA(阿爾特拉)
23+
標(biāo)準(zhǔn)封裝
4000
正規(guī)渠道,只有原裝!
詢(xún)價(jià)
EMC
8899
只做進(jìn)口原裝!假一罰十!絕對(duì)有貨!
詢(xún)價(jià)