EPM3032A集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件)規(guī)格書PDF中文資料

廠商型號 |
EPM3032A |
參數(shù)屬性 | EPM3032A 封裝/外殼為44-LCC(J 形引線);包裝為托盤;類別為集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件);產(chǎn)品描述:IC CPLD 32MC 10NS 44PLCC |
功能描述 | Programmable Logic Device Family |
封裝外殼 | 44-LCC(J 形引線) |
文件大小 |
649.52 Kbytes |
頁面數(shù)量 |
42 頁 |
生產(chǎn)廠商 | Altera Corporation |
企業(yè)簡稱 |
Altera【阿爾特】 |
中文名稱 | 阿爾特拉公司官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-4-28 17:51:00 |
人工找貨 | EPM3032A價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
相關(guān)芯片規(guī)格書
更多- EPM-3032
- EPM25361V-3R3-4R0S
- EPM25361V3R34R0S
- EPM25362V-05R-12RS
- EPM25362V-12R-2R5D
- EPM25362V-12R-5R0S
- EPM25362V-15R-2R0D
- EPM25362V-15R-4R0S
- EPM25362V-24R-2R5S
- EPM25362V-3R3-12RS
- EPM25362V3R312RS
- EPM25752V-15R-2R0D
- EPM25752V-15R-4R0S
- EPM25752V-12R-2R5D
- EPM25752V-12R-5R0S
- EPM25752V-05R-12RS
- EPM25752V-24R-2R5S
- EPM25752V-3R3-12RS
EPM3032A規(guī)格書詳情
General Description
MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricatedwith advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the –4, –5, –6, –7, and –10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2. See Table 2.
Features...
■ High–performance, low–cost CMOS EEPROM–based programmable logic devices (PLDs) built on a MAX?
architecture (see Table 1)
■ 3.3-V in-system programmability(ISP) through the built–in IEEE Std. 1149.1 Joint Test ActionGroup (JTAG) interface with advanced pin-locking capability
– ISP circuitry compliant with IEEE Std. 1532
■ Built–in boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990
■ Enhanced ISP features:
– Enhanced ISP algorithm for faster programming
– ISP_Done bit to ensure complete programming
– Pull-up resistor on I/O pinsduring in–system programming
■ High–density PLDs ranging from 600 to 10,000 usable gates
■ 4.5–ns pin–to–pin logic delays with counter frequencies of up to 227.3 MHz
■ MultiVoltTM I/O interface enabling the device core to run at 3.3 V, while I/O pins are compatible with 5.0–V, 3.3–V, and 2.5–V logic levels
■ Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), plastic J–lead chip carrier (PLCC), and FineLine BGATM packages
■ Hot–socketing support
■ Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance
■ Industrial temperature range
■ PCI compatible
■ Bus–friendly architecture including programmable slew–rate control
■ Open–drain output option
■ Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
■ Programmable power–saving mode for a power reduction of over 50in each macrocell
■ Configurable expander product–term distribution, allowing up to 32 product terms per macrocell
■ Programmable security bit for protection of proprietary designs
■ Enhanced architectural features, including:
– 6 or 10 pin– or logic–driven output enable signals
– Two global clock signals with optional inversion
– Enhanced interconnect resources for improved routability
– Programmable output slew–rate control
■ Software design support and automatic place–and–route provided by Altera’s development systems for Windows–based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations
■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
■ Programming support with the Altera master programming unit (MPU), MasterBlasterTM communications cable, ByteBlasterMVTM parallel port download cable, BitBlasterTM serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports JamTM Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)
產(chǎn)品屬性
- 產(chǎn)品編號:
EPM3032ALC44-10N
- 制造商:
Intel
- 類別:
集成電路(IC) > CPLD(復(fù)雜可編程邏輯器件)
- 系列:
MAX? 3000A
- 包裝:
托盤
- 可編程類型:
系統(tǒng)內(nèi)可編程
- 供電電壓 - 內(nèi)部:
3V ~ 3.6V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
44-LCC(J 形引線)
- 供應(yīng)商器件封裝:
44-PLCC(16.59x16.59)
- 描述:
IC CPLD 32MC 10NS 44PLCC
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ALTERA(阿爾特拉) |
23+ |
NA |
4000 |
原裝正品 價格美麗 |
詢價 | ||
ALTERA |
2016+ |
QFP |
6528 |
只做進口原裝現(xiàn)貨!或者訂貨,假一賠十! |
詢價 | ||
ALTERA |
10+ |
QFP44 |
28995 |
進口原托盤原袋現(xiàn)貨/458 |
詢價 | ||
ALTERA |
23+ |
原廠原包 |
19960 |
只做進口原裝 終端工廠免費送樣 |
詢價 | ||
ALTERA |
24+ |
QFP |
20000 |
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價 | ||
ALTERA(阿爾特拉) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗原裝進口正品做服務(wù)做口碑有支持 |
詢價 | ||
ALT |
23+ |
NA |
160 |
原裝正品現(xiàn)貨 |
詢價 | ||
專訂ALTERA |
QFP |
2350 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
ALTERA |
24+ |
TQFP44 |
56000 |
公司進口原裝現(xiàn)貨 批量特價支持 |
詢價 | ||
ALTERA |
24+ |
TQFP-44 |
13500 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 |
相關(guān)庫存
更多- EPM25751V-24R-R62S
- EPM25751V-05R-3R0S
- EPM25751V-12R-1R2S
- EPM25751V-12R-R62D
- EPM25751V-15R-1R0D
- EPM25751V-15R-1R0S
- EPM25751V-3R3-4R0S
- EPM3032ATC44-10N
- EPM3032ATC100-5N
- EPM3032ALC44-4N
- EPM3032ALC44-10
- EPM3032ALC44-10N
- EPM3032ATC44-10
- EPM3032ATC44-10N
- EPM3032ATC44-4
- EPM3032ATC44-4N
- EPM3032ATC44-7
- EPM3032ATC44-7N
- EPM3032ATI44-10
- EPM3032ATI44-10N
- EPM3032ALC44-10
- EPM3032ALC44-10N
- EPM3032ALC44-4
- EPM3032ALC44-7
- EPM3032ALC44-7N
- EPM3032ALI44-10N