EPM3128A集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件)規(guī)格書(shū)PDF中文資料

廠商型號(hào) |
EPM3128A |
參數(shù)屬性 | EPM3128A 封裝/外殼為100-TQFP;包裝為托盤(pán);類(lèi)別為集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件);產(chǎn)品描述:IC CPLD 128MC 10NS 100TQFP |
功能描述 | Programmable Logic Device Family |
封裝外殼 | 100-TQFP |
文件大小 |
715.02 Kbytes |
頁(yè)面數(shù)量 |
46 頁(yè) |
生產(chǎn)廠商 | Altera Corporation |
企業(yè)簡(jiǎn)稱(chēng) |
Altera【阿爾特】 |
中文名稱(chēng) | 阿爾特拉公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-21 22:58:00 |
人工找貨 | EPM3128A價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多EPM3128A規(guī)格書(shū)詳情
General Description
MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricatedwith advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the –4, –5, –6, –7, and –10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2. See Table 2.
Features...
■ High–performance, low–cost CMOS EEPROM–based programmable logic devices (PLDs) built on a MAX? architecture (see Table 1)
■ 3.3-V in-system programmability(ISP) through the built–in IEEE Std. 1149.1 Joint Test ActionGroup (JTAG) interface with advanced pin-locking capability
– ISP circuitry compliant with IEEE Std. 1532
■ Built–in boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990
■ Enhanced ISP features:
– Enhanced ISP algorithm for faster programming
– ISP_Done bit to ensure complete programming
– Pull-up resistor on I/O pinsduring in–system programming
■ High–density PLDs ranging from 600 to 10,000 usable gates
■ 4.5–ns pin–to–pin logic delays with counter frequencies of up to 227.3 MHz
■ MultiVoltTM
I/O interface enabling the device core to run at 3.3 V, while I/O pins are compatible with 5.0–V, 3.3–V, and 2.5–V logic levels
■ Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), plastic J–lead chip carrier (PLCC), and FineLine BGATM packages
■ Hot–socketing support
■ Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance
■ Industrial temperature range
■ PCI compatible
■ Bus–friendly architecture including programmable slew–rate control
■ Open–drain output option
■ Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
■ Programmable power–saving mode for a power reduction of over 50in each macrocell
■ Configurable expander product–term distribution, allowing up to 32 product terms per macrocell
■ Programmable security bit for protection of proprietary designs
■ Enhanced architectural features, including:
– 6 or 10 pin– or logic–driven output enable signals
– Two global clock signals with optional inversion
– Enhanced interconnect resources for improved routability
– Programmable output slew–rate control
■ Software design support and automatic place–and–route provided by Altera’s development systems for Windows–based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations
■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from
third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
■ Programming support with the Altera master programming unit (MPU), MasterBlasterTM communications cable, ByteBlasterMVTM parallel port download cable, BitBlasterTM serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports JamTM
Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
EPM3128ATC100-10N
- 制造商:
Intel
- 類(lèi)別:
集成電路(IC) > CPLD(復(fù)雜可編程邏輯器件)
- 系列:
MAX? 3000A
- 包裝:
托盤(pán)
- 可編程類(lèi)型:
系統(tǒng)內(nèi)可編程
- 供電電壓 - 內(nèi)部:
3V ~ 3.6V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類(lèi)型:
表面貼裝型
- 封裝/外殼:
100-TQFP
- 供應(yīng)商器件封裝:
100-TQFP(14x14)
- 描述:
IC CPLD 128MC 10NS 100TQFP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ALTERA |
2016+ |
QFP |
2600 |
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票! |
詢(xún)價(jià) | ||
ALTERA |
三年內(nèi) |
1983 |
只做原裝正品 |
詢(xún)價(jià) | |||
ALTERA |
07+ |
QFP100 |
3600 |
全新原裝進(jìn)口自己庫(kù)存優(yōu)勢(shì) |
詢(xún)價(jià) | ||
ALTERA |
20+ |
QFP |
67500 |
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開(kāi)原型號(hào)增稅票 |
詢(xún)價(jià) | ||
ALTERA |
1950+ |
QFP |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢(xún)價(jià) | ||
ALTERA |
07+ |
214 |
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu) |
詢(xún)價(jià) | |||
ALTERA |
18+ |
TQFP |
23720 |
進(jìn)口原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
ALTERA |
24+ |
n |
8985 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢(xún)價(jià) | ||
EPM |
2023+ |
TQFP100 |
8700 |
原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
ALTERA |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢(xún)價(jià) |
相關(guān)庫(kù)存
更多- EPM3064ATC100-7N
- EPM3064ATC44-10
- EPM3064ATC44-10N
- EPM3064ATC44-4
- EPM3064ATC44-4N
- EPM3064ATC44-7
- EPM3064ATC44-7N
- EPM3128ATC144-10
- EPM3128ATC100-5N
- EPM3128ATC100-10N
- EPM3128ATI100-10
- EPM3128ATI100-10N
- EPM3128ATI144-10
- EPM3128ATI144-10N
- EPM3128ATC100
- EPM3128ATC100-10
- EPM3128ATC100-10N
- EPM3128ATC100-5
- EPM3128ATC100-5N
- EPM3128ATC100-7
- EPM3128ATC100-7N
- EPM3128ATC144-10
- EPM3128ATC144-10N
- EPM3128ATC144-5
- EPM3128ATC144-5N
- EPM3128ATC144-7
- EPM3128AFC256-7N
- EPM3128AFI256-10
- EPM3128AFI256-10N
- EPM3128ATC144-7N