首頁>EPM3512A>規(guī)格書詳情

EPM3512A集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件)規(guī)格書PDF中文資料

EPM3512A
廠商型號(hào)

EPM3512A

參數(shù)屬性

EPM3512A 封裝/外殼為256-BGA;包裝為托盤;類別為集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件);產(chǎn)品描述:IC CPLD 512MC 10NS 256FBGA

功能描述

EPM3512A Dedicated Pin-Outs

封裝外殼

256-BGA

文件大小

44.35 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商 Altera Corporation
企業(yè)簡(jiǎn)稱

Altera阿爾特

中文名稱

阿爾特拉公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-23 22:58:00

EPM3512A規(guī)格書詳情

General Description

MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricatedwith advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the –4, –5, –6, –7, and –10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2. See Table 2.

Features...

■ High–performance, low–cost CMOS EEPROM–based programmable logic devices (PLDs) built on a MAX?

architecture (see Table 1)

■ 3.3-V in-system programmability(ISP) through the built–in IEEE Std. 1149.1 Joint Test ActionGroup (JTAG) interface with advanced pin-locking capability

– ISP circuitry compliant with IEEE Std. 1532

■ Built–in boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990

■ Enhanced ISP features:

– Enhanced ISP algorithm for faster programming

– ISP_Done bit to ensure complete programming

– Pull-up resistor on I/O pinsduring in–system programming

■ High–density PLDs ranging from 600 to 10,000 usable gates

■ 4.5–ns pin–to–pin logic delays with counter frequencies of up to 227.3 MHz

■ MultiVoltTM I/O interface enabling the device core to run at 3.3 V, while I/O pins are compatible with 5.0–V, 3.3–V, and 2.5–V logic levels

■ Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), plastic J–lead chip carrier (PLCC), and FineLine BGATM packages

■ Hot–socketing support

■ Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance

■ Industrial temperature range

■ PCI compatible

■ Bus–friendly architecture including programmable slew–rate control

■ Open–drain output option

■ Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls

■ Programmable power–saving mode for a power reduction of over 50in each macrocell

■ Configurable expander product–term distribution, allowing up to 32 product terms per macrocell

■ Programmable security bit for protection of proprietary designs

■ Enhanced architectural features, including:

– 6 or 10 pin– or logic–driven output enable signals

– Two global clock signals with optional inversion

– Enhanced interconnect resources for improved routability

– Programmable output slew–rate control

■ Software design support and automatic place–and–route provided by Altera’s development systems for Windows–based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations

■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest

■ Programming support with the Altera master programming unit (MPU), MasterBlasterTM communications cable, ByteBlasterMVTM parallel port download cable, BitBlasterTM serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports JamTM Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    EPM3512AFC256-10N

  • 制造商:

    Intel

  • 類別:

    集成電路(IC) > CPLD(復(fù)雜可編程邏輯器件)

  • 系列:

    MAX? 3000A

  • 包裝:

    托盤

  • 可編程類型:

    系統(tǒng)內(nèi)可編程

  • 供電電壓 - 內(nèi)部:

    3V ~ 3.6V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    256-BGA

  • 供應(yīng)商器件封裝:

    256-FBGA(17x17)

  • 描述:

    IC CPLD 512MC 10NS 256FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
ALTERA
2016+
QFP
3000
主營TI,絕對(duì)原裝,假一賠十,可開17%增值稅發(fā)票!
詢價(jià)
ALTERA
1922+
BGA
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
ALTERA
23+
QFP
9526
詢價(jià)
ALTERA
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì).
詢價(jià)
ALTERA
20+
原廠原封,原裝現(xiàn)貨!
3000
主營XILINX ALTERA真實(shí)庫存
詢價(jià)
ALTERA
22+23+
AA
28586
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
Altera
23+
256-FBGA(17x17)
66800
原廠授權(quán)一級(jí)代理,專注汽車、醫(yī)療、工業(yè)、新能源!
詢價(jià)
ALTERA
24+
SMD
12223
ALTERA專營品牌全新原裝熱賣
詢價(jià)
ALTERA
23+
BGA
3200
專業(yè)分銷ALTERA全系列產(chǎn)品!絕對(duì)原裝正品!
詢價(jià)
ALT
24+
12
詢價(jià)