首頁>EPM7032AETI100-7>規(guī)格書詳情
EPM7032AETI100-7中文資料阿爾特數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
EPM7032AETI100-7 |
功能描述 | High-performance 3.3-V EEPROM-based programmable logic devices (PLDs) built on second-generation Multiple Array MatriX |
文件大小 |
1.00775 Mbytes |
頁面數(shù)量 |
64 頁 |
生產(chǎn)廠商 | Altera Corporation |
企業(yè)簡稱 |
Altera【阿爾特】 |
中文名稱 | 阿爾特拉公司官網(wǎng) |
原廠標識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-3-12 16:53:00 |
人工找貨 | EPM7032AETI100-7價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
EPM7032AETI100-7規(guī)格書詳情
General Description
MAX 7000A (including MAX 7000AE) devices are high-density, high-performance devices based on Altera’s second-generation MAX architecture.
Features...
■ High-performance 3.3-V EEPROM-based programmable logic
devices (PLDs) built on second-generation Multiple Array MatriX
(MAX?) architecture (see Table 1)
■ 3.3-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with
advanced pin-locking capability
– MAX 7000AE device in-system programmability (ISP) circuitry
compliant with IEEE Std. 1532
– EPM7128A and EPM7256A device ISP circuitry compatible with
IEEE Std. 1532
■ Built-in boundary-scan test (BST) circuitry compliant with
IEEE Std. 1149.1
■ Supports JEDEC Jam Standard Test and Programming Language
(STAPL) JESD-71
■ Enhanced ISP features
– Enhanced ISP algorithm for faster programming (excluding
EPM7128A and EPM7256A devices)
– ISP_Done bit to ensure complete programming (excluding
EPM7128A and EPM7256A devices)
– Pull-up resistor on I/O pins during in-system programming
■ Pin-compatible with the popular 5.0-V MAX 7000S devices
■ High-density PLDs ranging from 600 to 10,000 usable gates
■ Extended temperature range
■ 4.5-ns pin-to-pin logic delays with counter frequencies of up to
227.3 MHz
■ MultiVoltTM I/O interface enables device core to run at 3.3 V, while
I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels
■ Pin counts ranging from 44 to 256 in a variety of thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space
saving FineLine BGATM, and plastic J-lead chip carrier (PLCC)
packages
■ Supports hot-socketing in MAX 7000AE devices
■ Programmable interconnect array (PIA) continuous routing structure
for fast, predictable performance
■ PCI-compatible
■ Bus-friendly architecture, including programmable slew-rate control
■ Open-drain output option
■ Programmable macrocell registers with individual clear, preset,
clock, and clock enable controls
■ Programmable power-up states for macrocell registers in
MAX 7000AE devices
■ Programmable power-saving mode for 50 or greater power
reduction in each macrocell
■ Configurable expander product-term distribution, allowing up to
32 product terms per macrocell
■ Programmable security bit for protection of proprietary designs
■ 6 to 10 pin- or logic-driven output enable signals
■ Two global clock signals with optional inversion
■ Enhanced interconnect resources for improved routability
■ Fast input setup times provided by a dedicated path from I/O pin to
macrocell registers
■ Programmable output slew-rate control
■ Programmable ground pins
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ALTERA |
2020+ |
QFP |
35000 |
新到原裝貨,專營系列:查詢請Q我 |
詢價 | ||
ALTERA |
22+23+ |
QFP |
19876 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
ALTERA |
2021+ |
QFP |
8630 |
主營《XILINX》《ALTERA》品牌 |
詢價 | ||
ALTERA |
2025+ |
TQFP44 |
3587 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 | ||
ALTERA |
QFP |
111 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 | |||
ALTERA |
24+ |
QFP |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
ALTERA/阿爾特拉 |
24+ |
QFP |
10000 |
十年沉淀唯有原裝 |
詢價 | ||
ALTERA/阿爾特拉 |
23+ |
QFP |
10000 |
正規(guī)渠道,只有原裝! |
詢價 | ||
ALTERA/INTEL |
2021 |
BGA |
1000 |
全新、原裝 |
詢價 | ||
ALTERA/阿爾特拉 |
23+ |
QFP |
9920 |
原裝正品,支持實單 |
詢價 |