EPM7064AE集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件)規(guī)格書PDF中文資料
廠商型號 |
EPM7064AE |
參數(shù)屬性 | EPM7064AE 封裝/外殼為44-LCC(J 形引線);包裝為托盤;類別為集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件);產(chǎn)品描述:IC CPLD 64MC 4.5NS 44PLCC |
功能描述 | Programmable Logic Device |
文件大小 |
1.01845 Mbytes |
頁面數(shù)量 |
64 頁 |
生產(chǎn)廠商 | Altera Corporation |
企業(yè)簡稱 |
Altera【阿爾特】 |
中文名稱 | 阿爾特拉公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2024-12-22 22:58:00 |
EPM7064AE規(guī)格書詳情
General Description
MAX 7000A (including MAX 7000AE) devices are high-density, high-performance devices based on Altera’s second-generation MAX architecture.
Features...
■ High-performance 3.3-V EEPROM-based programmable logic
devices (PLDs) built on second-generation Multiple Array MatriX
(MAX?) architecture (see Table 1)
■ 3.3-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with
advanced pin-locking capability
– MAX 7000AE device in-system programmability (ISP) circuitry
compliant with IEEE Std. 1532
– EPM7128A and EPM7256A device ISP circuitry compatible with
IEEE Std. 1532
■ Built-in boundary-scan test (BST) circuitry compliant with
IEEE Std. 1149.1
■ Supports JEDEC Jam Standard Test and Programming Language
(STAPL) JESD-71
■ Enhanced ISP features
– Enhanced ISP algorithm for faster programming (excluding
EPM7128A and EPM7256A devices)
– ISP_Done bit to ensure complete programming (excluding
EPM7128A and EPM7256A devices)
– Pull-up resistor on I/O pins during in-system programming
■ Pin-compatible with the popular 5.0-V MAX 7000S devices
■ High-density PLDs ranging from 600 to 10,000 usable gates
■ Extended temperature range
■ 4.5-ns pin-to-pin logic delays with counter frequencies of up to
227.3 MHz
■ MultiVoltTM I/O interface enables device core to run at 3.3 V, while
I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels
■ Pin counts ranging from 44 to 256 in a variety of thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space
saving FineLine BGATM, and plastic J-lead chip carrier (PLCC)
packages
■ Supports hot-socketing in MAX 7000AE devices
■ Programmable interconnect array (PIA) continuous routing structure
for fast, predictable performance
■ PCI-compatible
■ Bus-friendly architecture, including programmable slew-rate control
■ Open-drain output option
■ Programmable macrocell registers with individual clear, preset,
clock, and clock enable controls
■ Programmable power-up states for macrocell registers in
MAX 7000AE devices
■ Programmable power-saving mode for 50 or greater power
reduction in each macrocell
■ Configurable expander product-term distribution, allowing up to
32 product terms per macrocell
■ Programmable security bit for protection of proprietary designs
■ 6 to 10 pin- or logic-driven output enable signals
■ Two global clock signals with optional inversion
■ Enhanced interconnect resources for improved routability
■ Fast input setup times provided by a dedicated path from I/O pin to
macrocell registers
■ Programmable output slew-rate control
■ Programmable ground pins
產(chǎn)品屬性
- 產(chǎn)品編號:
EPM7064AELC44-4
- 制造商:
Intel
- 類別:
集成電路(IC) > CPLD(復(fù)雜可編程邏輯器件)
- 系列:
MAX? 7000A
- 包裝:
托盤
- 可編程類型:
系統(tǒng)內(nèi)可編程
- 供電電壓 - 內(nèi)部:
3V ~ 3.6V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
44-LCC(J 形引線)
- 供應(yīng)商器件封裝:
44-PLCC(16.59x16.59)
- 描述:
IC CPLD 64MC 4.5NS 44PLCC
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ALTERA |
2016+ |
TQFP |
3000 |
公司只做原裝,假一賠十,可開17%增值稅發(fā)票! |
詢價(jià) | ||
ALTERA |
23+ |
QFP |
9526 |
詢價(jià) | |||
Intel / Altera |
23+ |
TQFP-100 |
5000 |
原廠原裝,正品現(xiàn)貨,支持訂貨!!! |
詢價(jià) | ||
ALTERA |
22+23+ |
TQFP44 |
22901 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
ALT |
2018+ |
QFP |
26976 |
代理原裝現(xiàn)貨/特價(jià)熱賣! |
詢價(jià) | ||
ALT |
24+ |
640 |
詢價(jià) | ||||
ALTERA |
22+ |
PLCC |
22072 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
ALTERA |
19+ |
QFP |
24642 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) | ||
ALTERA |
22+ |
BGA |
2000 |
進(jìn)口原裝!現(xiàn)貨庫存 |
詢價(jià) | ||
ALTERA/INTEL |
2021 |
BGA |
1000 |
全新、原裝 |
詢價(jià) |