FG484中文資料美高森美數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠(chǎng)商型號(hào) |
FG484 |
功能描述 | Military ProASIC3/EL Low Power Flash FPGAs with Flash*Freeze Technology |
文件大小 |
10.50173 Mbytes |
頁(yè)面數(shù)量 |
212 頁(yè) |
生產(chǎn)廠(chǎng)商 | Microsemi Corporation |
企業(yè)簡(jiǎn)稱(chēng) |
Microsemi【美高森美】 |
中文名稱(chēng) | 美高森美公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-22 16:30:00 |
FG484規(guī)格書(shū)詳情
Features and Benefits
High Capacity
? 15 k to 1 M System Gates
? Up to 144 kbits of True Dual-Port SRAM
? Up to 300 User I/Os
Reprogrammable Flash Technology
? 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
? Instant On Level 0 Support
? Single-Chip Solution
? Retains Programmed Design when Powered Off
High Performance
? 350 MHz System Performance
? 3.3 V, 66 MHz 64-Bit PCI?
In-System Programming (ISP) and Security
? ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM?-enabled ProASIC?3 devices) via JTAG (IEEE 1532–compliant)?
? FlashLock? to Secure FPGA Contents
Low Power
? Core Voltage for Low Power
? Support for 1.5 V-Only Systems
? Low-Impedance Flash Switches
High-Performance Routing Hierarchy
? Segmented, Hierarchical Routing and Clock Structure
Advanced I/O
? 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
? 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
? Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6 V
? Bank-Selectable I/O Voltages—up to 4 Banks per Chip
? Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V / 2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X? and LVCMOS 2.5 V / 5.0 V Input
? Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-LVDS (A3P250 and above)
? I/O Registers on Input, Output, and Enable Paths
? Hot-Swappable and Cold Sparing I/Os?
? Programmable Output Slew Rate? and Drive Strength
? Weak Pull-Up/-Down
? IEEE 1149.1 (JTAG) Boundary Scan Test
? Pin-Compatible Packages across the ProASIC3 Family
Clock Conditioning Circuit (CCC) and PLL?
? Six CCC Blocks, One with an Integrated PLL
? Configurable Phase-Shift, Multiply/Divide, Delay Capabilities and External Feedback
? Wide Input Frequency Range (1.5 MHz to 350 MHz)
Embedded Memory?
? 1 kbit of FlashROM User Nonvolatile Memory
? SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9, and ×18 organizations)?
? True Dual-Port SRAM (except ×18)
ARM Processor Support in ProASIC3 FPGAs
? M1 ProASIC3 Devices—ARM?Cortex?-M1 Soft Processor Available with or without Debug
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LTN |
24+ |
3656 |
詢(xún)價(jià) | ||||
JST/日壓 |
2420+ |
/ |
480487 |
一級(jí)代理,原裝正品! |
詢(xún)價(jià) | ||
JST/日壓 |
22+ |
連接器 |
728922 |
代理-優(yōu)勢(shì)-原裝-正品-現(xiàn)貨*期貨 |
詢(xún)價(jià) | ||
PHOENIX |
24+ |
SMD |
49 |
C06-二極管 |
詢(xún)價(jià) | ||
JST |
20.01 |
con |
458 |
現(xiàn)貨常備產(chǎn)品原裝可到京北通宇商城查價(jià)格https://www.jbchip.com/index |
詢(xún)價(jià) | ||
SMD |
2021+ |
SMD |
100500 |
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢(xún)價(jià) | ||
JST |
500 |
詢(xún)價(jià) | |||||
MITSUBISH |
23+ |
MODULE |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
MITSUBISH |
16+ |
MODULE |
2100 |
一級(jí)代理/全新原裝現(xiàn)貨 供應(yīng)!!! |
詢(xún)價(jià) | ||
PHILIPS |
23+ |
SOT-223 |
49046 |
##公司主營(yíng)品牌長(zhǎng)期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù) |
詢(xún)價(jià) |