首頁>FS612509-02>規(guī)格書詳情
FS612509-02中文資料ETC數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多FS612509-02規(guī)格書詳情
[AMI]
Description
The FS612509 is a low skew, low jitter CMOS zero-delay phase-lock loop (PLL) clock buffer IC designed for highspeed motherboard applications, such as those using 133MHz SDRAM.
Nine buffered clock outputs are derived from an onboard open-loop PLL. The PLL aligns the frequency and phase of all output clocks to the input clock CLK, including an FBOUT clock that feeds back to FBIN to close the loop.
Features
? Generates one bank of five outputs (1Y0 to 1Y4) and one bank of four outputs (2Y0 to 2Y3) from one reference clock input (CLK)
? Designed to meet the PLL Component Specifications as noted in the PC133 SDRAM Registered DIMM Design Specification
? External feedback input (FBIN) to synchronize all clock outputs to the clock input
? Operating frequency: 25MHz to 140MHz
? Tight tracking skew (spread-spectrum tolerant)
? On-chip 25? series damping resistors for driving point-to-point loads
? Separate bank controls:
? Signal 1G enables or disables outputs 1Y0 - 1Y4
? Signal 2G enables or disables outputs 2Y0 - 2Y3
? Available with an auto power-down option that turns off the PLL and forces all outputs low when the reference clock stops (FS612509-02)
? Packaged in a 24-pin TSSOP
產(chǎn)品屬性
- 型號:
FS612509-02
- 1:
9 ZERO DELAY CLOCK BUFFER IC
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
AMISEMI |
2023+ |
80000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | |||
AMI |
23+ |
NA/ |
177 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
AMI |
2020+ |
SOP8 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
24+ |
SMD |
35200 |
一級代理分銷/放心采購 |
詢價 | |||
22+23+ |
SMD |
41946 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價 | |||
AMI |
SOP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價 | |||
AMI |
24+ |
SOP |
159 |
詢價 | |||
AMI |
21+ |
SOP8 |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價 | ||
AMI |
24+ |
SOP8 |
750 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
23+ |
SMD |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價 |