FW323中文資料agere數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
FW323 |
功能描述 | 1394A PCI PHY/Link Open Host Controller Interface |
文件大小 |
1.6258 Mbytes |
頁(yè)面數(shù)量 |
152 頁(yè) |
生產(chǎn)廠商 | Agere Systems |
企業(yè)簡(jiǎn)稱 |
agere |
中文名稱 | Agere Systems官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-4-27 11:02:00 |
人工找貨 | FW323價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
FW323規(guī)格書詳情
The FW323 is the Agere Systems Inc. implementation of a high-performance, PCI bus-based open host controller for implementation of IEEE 1394a-2000 compliant systems and devices. Link-layer functions are handled by the FW323, utilizing the on-chip 1394a-2000 compliant link core and physical layer core. A high-performance and cost effective solution for connecting and servicing multiple IEEE 1394 (both 1394-1995 and 1394a-2000) peripheral devices can be realized.
Features
■ 1394a-2000 OHCI link and PHY core function in single device:
— Enables smaller, simpler, more efficient mother board and add-in card designs by replacing two components with one
— Enables lower system costs
— Leverages proven 1394a-2000 PHY core design
— Demonstrated compatibility with current Microsoft Windows? drivers and common applications
— Demonstrated interoperability with existing, as well as older, 1394 consumer electronics and periph erals products
— Feature-rich implementation for high performance in common applications
— Supports low-power system designs (CMOS implementation, power management features)
— Provides LPS, LKON, and CNA outputs to support legacy power management implementations
■ OHCI:
— Complies with OHCI 1.1 WHQL requirements
— Complies with Microsoft Windows Logo Program System and Device Requirements
— Listed on Windows Hardware Compatibility List http://www.microsoft.com/hcl/results.asp
— Compatible with Microsoft Windows and MacOS? operating systems
— 4 Kbyte isochronous transmit FIFO
— 2 Kbyte asynchronous transmit FIFO
— 4 Kbyte isochronous receive FIFO
— 2 Kbyte asychronous receive FIFO
— Dedicated asynchronous and isochronous descriptor-based DMA engines
— Eight isochronous transmit contexts
— Eight isochronous receive contexts
— Prefetches isochronous transmit data
— Supports posted write transactions
■ 1394a-2000 PHY core:
— Compliant with IEEE ? 1394a-2000, Standard for a High Performance Serial Bus (Supplement)
— Provides three fully compliant cable ports, each supporting 400 Mbits/s, 200 Mbits/s, and 100 Mbits/s traffic
— Supports extended BIAS_HANDSHAKE time for enhanced interoperability with camcorders
— While unpowered and connected to the bus, will not drive TPBIAS on a connected port even if receiving incoming bias voltage on that port
— Does not require external filter capacitor for PLL
— Supports PHY core-link interface initialization and reset
— Supports link-on as a part of the internal PHY core-link interface
— 25 MHz crystal oscillator and internal PLL provide transmit/receive data at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s, and internal link-layer controller clock at 50 MHz
— Interoperable across 1394 cable with 1394 physical layers (PHY core) using 5 V supplies
— Node power-class information signaling for system power management
— Supports ack-accelerated arbitration and fly-by concatenation
— Supports arbitrated short bus reset to improve utilization of the bus
— Fully supports suspend/resume
— Supports connection debounce
— Supports multispeed packet concatenation
— Supports PHY pinging and remote PHY access packets
— Reports cable power fail interrupt when voltage at CPS pin falls below 7.5 V
— Separate cable bias and driver termination voltage supply for each port
■ Link:
— Cycle master and isochronous resource manager capable
— Supports 1394a-2000 acceleration features
■ PCI:
— Revision 2.2 compliant
— 33 MHz/32-bit operation
— Programmable burst size for PCI data transfer
— Supports PCI Bus Power Management Interface Specification v.1.1
— Supports clockrun protocol per PCI Mobile Design Guide
— Global byte swap function
Other Features
■ I2C serial ROM interface
■ CMOS process
■ 3.3 V operation, 5 V tolerant inputs
■ 128-pin TQFP package
產(chǎn)品屬性
- 型號(hào):
FW323
- 制造商:
AGERE
- 制造商全稱:
AGERE
- 功能描述:
1394A PCI PHY/Link Open Host Controller Interface
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
AFERE |
25+ |
QFP |
2500 |
強(qiáng)調(diào)現(xiàn)貨,隨時(shí)查詢! |
詢價(jià) | ||
AGERE |
2447 |
TQFP |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
AGERE |
23+ |
QFP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
AGERE |
18+ |
QFP128 |
85600 |
保證進(jìn)口原裝可開17%增值稅發(fā)票 |
詢價(jià) | ||
AGERE |
2023+ |
SMD |
5871 |
安羅世紀(jì)電子只做原裝正品貨 |
詢價(jià) | ||
agere |
24+ |
TQFP-128 |
108 |
詢價(jià) | |||
AGERE |
23+ |
QFP |
2500 |
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)! |
詢價(jià) | ||
AGERE |
24+ |
QFP |
10149 |
原裝正品現(xiàn)貨供應(yīng) |
詢價(jià) | ||
AGERE |
23+ |
原廠原包 |
19960 |
只做進(jìn)口原裝 終端工廠免費(fèi)送樣 |
詢價(jià) | ||
agere |
23+ |
TQFP-128 |
8890 |
價(jià)格優(yōu)勢(shì)/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來(lái)電查詢 |
詢價(jià) |