首頁>G522-0289-00>規(guī)格書詳情
G522-0289-00中文資料恩智浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
G522-0289-00規(guī)格書詳情
Features
This section summarizes features of the 603’s implementation of the PowerPC architecture. Major features
of the 603 are as follows:
? High-performance, superscalar microprocessor
— As many as three instructions issued and retired per clock
— As many as five instructions in execution per clock
— Single-cycle execution for most instructions
— Pipelined FPU for all single-precision and most double-precision operations
? Five independent execution units and two register files
— BPU featuring static branch prediction
— A 32-bit IU
— Fully IEEE 754-compliant FPU for both single- and double-precision operations
— LSU for data transfer between data cache and GPRs and FPRs
— SRU that executes condition register (CR) and special-purpose register (SPR) instructions
— Thirty-two GPRs for integer operands
— Thirty-two FPRs for single- or double-precision operands
? High instruction and data throughput
— Zero-cycle branch capability (branch folding)
— Programmable static branch prediction on unresolved conditional branches
— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache
— A six-entry instruction queue that provides lookahead capability
— Independent pipelines with feed-forwarding that reduces data dependencies in hardware
— 8-Kbyte data cache—two-way set-associative, physically addressed; LRU replacement
algorithm
— 8-Kbyte instruction cache—two-way set-associative, physically addressed; LRU replacement
algorithm
— Cache write-back or write-through operation programmable on a per page or per block basis
— BPU that performs CR lookahead operations
— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte
segment size
— A 64-entry, two-way set-associative ITLB
— A 64-entry, two-way set-associative DTLB
— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks
— Software table search operations and updates supported through fast trap mechanism
— 52-bit virtual address; 32-bit physical address
? Facilities for enhanced system performance
— A 32- or 64-bit split-transaction external data bus with burst transfers
— Support for one-level address pipelining and out-of-order bus transactions
— Bus extensions for direct-store operations
? Integrated power management
— Low-power 3.3 volt design
— Internal processor/bus clock multiplier that provides 1/1, 2/1, 3/1 and 4/1 ratios
— Three power saving modes—doze, nap, and sleep
— Automatic dynamic power reduction when internal functional units are idle
? In-system testability and debugging features through JTAG boundary-scan capability
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
GMT |
24+ |
SOT23-5 |
35200 |
一級代理/放心采購 |
詢價 | ||
GMT(致新) |
21+ |
QFN24 |
3800 |
詢價 | |||
GMT/致新 |
23+ |
NA/ |
1000 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
GMT |
2016+ |
SOT153 |
3000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
GMT |
23+ |
SOT23-5 |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
GMT |
21+ |
SOT23-5 |
18689 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
GMT |
SOT23-5 |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價 | |||
GMT |
23+ |
SOT153 |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
GMT |
22+ |
SOT23-5 |
35781 |
原裝正品現(xiàn)貨 |
詢價 | ||
GLDBAL |
2407+ |
SOP-8 |
7750 |
原裝現(xiàn)貨!實單直說!特價! |
詢價 |