首頁>GS8161E32DGD-200>規(guī)格書詳情
GS8161E32DGD-200中文資料GSI數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多GS8161E32DGD-200規(guī)格書詳情
Features
? FT pin for user-configurable flow through or pipeline operation
? Dual Cycle Deselect (DCD) operation
? IEEE 1149.1 JTAG-compatible Boundary Scan
? 2.5 V or 3.3 V +10%/–10% core power supply
? 2.5 V or 3.3 V I/O supply
? LBO pin for Linear or Interleaved Burst mode
? Internal input resistors on mode pins allow floating mode pins
? Default to Interleaved Pipeline mode
? Byte Write (BW) and/or Global Write (GW) operation
? Internal self-timed write cycle
? Automatic power-down for portable applications
? JEDEC-standard 165-bump BGA package
? RoHS-compliant 100-pin TQFP and 165-bump BGA available
Functional Description
Applications
The GS8161E18D(GT/D)/GS8161E32D(D)/GS8161D36D(GT/D) is
an 18,874,368-bit high performance synchronous SRAM with
a 2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positiveedge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the risingedge-triggered Data Output Register.
DCD Pipelined Reads
The GS8161E18D(GT/D)/GS8161E32D(D)/GS8161D36D(GT/D) is
a DCD (Dual Cycle Deselect) pipelined synchronous SRAM.
SCD (Single Cycle Deselect) versions are also available. DCD
SRAMs pipeline disable commands to the same degree as read
commands. DCD RAMs hold the deselect command for one
full cycle and then begin turning off their outputs just after the
second rising edge of clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS8161E18D(GT/D)/GS8161E32D(D)/GS8161D36D(GT/D)
operates on a 3.3 V or 2.5 V power supply. All input are 3.3 V
and 2.5 V compatible. Separate output power (VDDQ) pins are
used to decouple output noise from the internal circuits and are
3.3 V and 2.5 V compatible.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
GSI |
22+ |
DFN |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應,支持實單! |
詢價 | ||
GSI |
24+ |
BGA |
11000 |
所有報價以當天為準 |
詢價 | ||
GSI |
21+ |
BGA |
10000 |
全新原裝 公司現(xiàn)貨 價格優(yōu) |
詢價 | ||
23+ |
2013+ |
7300 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | |||
GSI |
22+23+ |
BGA |
43367 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
GSI |
24+ |
BGA |
18500 |
授權代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價銷售 |
詢價 | ||
GSI |
20+ |
BGA |
2800 |
絕對全新原裝現(xiàn)貨,歡迎來電查詢 |
詢價 | ||
GSI |
21+ |
BGA |
36500 |
一級代理/放心采購 |
詢價 | ||
GSI |
1922+ |
BGA |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
23+ |
2013+ |
7300 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 |