首頁>GS8162Z36D-225>規(guī)格書詳情
GS8162Z36D-225中文資料GSI數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- GS8162Z36D-200I
- GS8162Z36D-200
- GS8162Z36D-166I
- GS8162Z36D-166
- GS8162Z36D-150I
- GS8162Z36D-150
- GS8162Z36D-133I
- GS8162Z36D-133
- GS8162Z36BGD-250V
- GS8162Z36BGD-250I
- GS8162Z36BGD-250
- GS8162Z36BGD-200V
- GS8162Z36BGD-200I
- GS8162Z36BGD-200
- GS8162Z36BGD-150V
- GS8162Z36BGD-150I
- GS8162Z36BGD-150
- GS8162Z36BGB-250V
GS8162Z36D-225規(guī)格書詳情
Functional Description
The GS8162Z18(B/D)/36(B/D)/72(C) is an 18Mbit Synchronous Static SRAM. GSIs NBT SRAMs, like ZBT, NtRAM, NoBL or other pipelined read/double late write or flow through read/single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles.
Features
? NBT (No Bus Turn Around) functionality allows zero wait Read-Write-Read bus utilization; fully pin-compatible with both pipelined and flow through NtRAM?, NoBL? and ZBT? SRAMs
? 2.5 V or 3.3 V +10/–10 core power supply
? 2.5 V or 3.3 V I/O supply
? User-configurable Pipeline and Flow Through mode
? ZQ mode pin for user-selectable high/low output drive
? IEEE 1149.1 JTAG-compatible Boundary Scan
? LBO pin for Linear or Interleave Burst mode
? Pin-compatible with 2M, 4M, and 8M devices
? Byte write operation (9-bit Bytes)
? 3 chip enable signals for easy depth expansion
? ZZ Pin for automatic power-down
? JEDEC-standard 119-, 165-, or 209-Bump BGA package
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
GSI |
14+ |
BGA |
5 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
GSI Technology |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國著名電子元器件獨(dú)立分銷 |
詢價(jià) | ||
GSI |
23+ |
BGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
GSI |
23+ |
BGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
GSI |
21+ |
BGA |
20000 |
只做正品原裝現(xiàn)貨 |
詢價(jià) | ||
原裝GSI |
21+ |
BGA |
513 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) |