首頁(yè)>H5AN4G4NAFR-UHC>規(guī)格書(shū)詳情

H5AN4G4NAFR-UHC中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

H5AN4G4NAFR-UHC
廠商型號(hào)

H5AN4G4NAFR-UHC

功能描述

4Gb DDR4 SDRAM Lead-Free&Halogen-Free (RoHS Compliant)

文件大小

725.21 Kbytes

頁(yè)面數(shù)量

45 頁(yè)

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡(jiǎn)稱(chēng)

Hynix海力士

中文名稱(chēng)

海力士半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-6 22:59:00

人工找貨

H5AN4G4NAFR-UHC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

H5AN4G4NAFR-UHC規(guī)格書(shū)詳情

Description

The H5AN4G4NAFR-xxC, H5AN4G8NAFR-xxC and H5AN4G6NAFR-xxC are a 4Gb CMOS Double Data Rate

IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory

density and high bandwidth. SK hynix 4Gb DDR4 SDRAMs offer fully synchronous operations referenced

to both rising and falling edges of the clock. While all addresses and control inputs are latched on

the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are

sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.

FEATURES

? VDD=VDDQ=1.2V +/- 0.06V

? Fully differential clock inputs (CK, CK) operation

? Differential Data Strobe (DQS, DQS) ? On chip DLL align DQ, DQS and DQS transition with CK ? transition

? DM masks write data-in at the both rising and falling ? edges of the data strobe

? All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock

? Programmable CAS latency 9, 11, 12, 13, 14, 15, 16, 17, 18, 19 and 20

? Programmable additive latency 0, CL-1, and CL-2 ? supported (x4/x8 only)

? Programmable CAS Write latency (CWL) = 9, 10, 11, 12, 14, 16, 18

? Programmable burst length 4/8 with both nibble ? sequential and interleave mode

? BL switch on the fly

? 16banks

? Average Refresh Cycle (Tcase of 0 oC~ 95 oC) - 7.8 μs at 0oC ~ 85 oC - 3.9 μs at 85oC ~ 95 oC

? JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)

? Driver strength selected by MRS

? Dynamic On Die Termination supported

? Two Termination States such as RTT_PARK and RTT_NOM switchable by ODT pin

? Asynchronous RESET pin supported

? ZQ calibration supported

? TDQS (Termination Data Strobe) supported (x8 only)

? Write Levelization supported

? 8 bit pre-fetch

? This product in compliance with the RoHS directive.

? Internal Vref DQ level generation is available

? Write CRC is supported at all speed grades

? Maximum Power Saving Mode is supported

? TCAR(Temperature Controlled Auto Refresh) mode is supported

? LP ASR(Low Power Auto Self Refresh) mode is sup-ported

? Fine Granularity Refresh is supported

? Per DRAM Addressability is supported

? Geardown Mode(1/2 rate, 1/4 rate) is supported

? Programable Preamble for read and write is supported

? Self Refresh Abort is supported

? CA parity (Command/Address Parity) mode is sup-ported

? Bank Grouping is applied, and CAS to CAS latency (tCCD_L, tCCD_S) for the banks in the same or differentbank group accesses are available

? DBI(Data Bus Inversion) is supported(x8)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
SKHYINX
21+
BGA
5000
全新原裝現(xiàn)貨 價(jià)格優(yōu)勢(shì)
詢(xún)價(jià)
HYNIX
23+
NA/
164
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢(xún)價(jià)
SKHYNIX
24+
BGA
20000
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??!
詢(xún)價(jià)
SKHYNIX
20+
BGA
19570
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開(kāi)原型號(hào)增稅票
詢(xún)價(jià)
SKHYNIX/海力士
23+
BGA
6500
只做原裝正品假一賠十為客戶(hù)做到零風(fēng)險(xiǎn)!!
詢(xún)價(jià)
SKHYNIX
1844+
BGA
6528
只做原裝正品假一賠十為客戶(hù)做到零風(fēng)險(xiǎn)!!
詢(xún)價(jià)
HYN
23+
NA
282
專(zhuān)做原裝正品,假一罰百!
詢(xún)價(jià)
SKHYINX
24+
BGA
30000
房間原裝現(xiàn)貨特價(jià)熱賣(mài),有單詳談
詢(xún)價(jià)
HYNIX
23+
BGA
10000
原裝正品現(xiàn)貨光華微
詢(xún)價(jià)
SKHYNIX
19+
FBGA
2000
正規(guī)渠道原裝正品
詢(xún)價(jià)