首頁>H5AN4G4NAFR-XXC>規(guī)格書詳情

H5AN4G4NAFR-XXC中文資料SK海力士數(shù)據(jù)手冊PDF規(guī)格書

H5AN4G4NAFR-XXC
廠商型號

H5AN4G4NAFR-XXC

功能描述

4Gb DDR4 SDRAM Lead-Free&Halogen-Free (RoHS Compliant)

文件大小

725.21 Kbytes

頁面數(shù)量

45

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡稱

HynixSK海力士

中文名稱

海力士半導體官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2024-11-19 10:34:00

H5AN4G4NAFR-XXC規(guī)格書詳情

Description

The H5AN4G4NAFR-xxC, H5AN4G8NAFR-xxC and H5AN4G6NAFR-xxC are a 4Gb CMOS Double Data Rate

IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory

density and high bandwidth. SK hynix 4Gb DDR4 SDRAMs offer fully synchronous operations referenced

to both rising and falling edges of the clock. While all addresses and control inputs are latched on

the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are

sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.

FEATURES

? VDD=VDDQ=1.2V +/- 0.06V

? Fully differential clock inputs (CK, CK) operation

? Differential Data Strobe (DQS, DQS) ? On chip DLL align DQ, DQS and DQS transition with CK ? transition

? DM masks write data-in at the both rising and falling ? edges of the data strobe

? All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock

? Programmable CAS latency 9, 11, 12, 13, 14, 15, 16, 17, 18, 19 and 20

? Programmable additive latency 0, CL-1, and CL-2 ? supported (x4/x8 only)

? Programmable CAS Write latency (CWL) = 9, 10, 11, 12, 14, 16, 18

? Programmable burst length 4/8 with both nibble ? sequential and interleave mode

? BL switch on the fly

? 16banks

? Average Refresh Cycle (Tcase of 0 oC~ 95 oC) - 7.8 μs at 0oC ~ 85 oC - 3.9 μs at 85oC ~ 95 oC

? JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)

? Driver strength selected by MRS

? Dynamic On Die Termination supported

? Two Termination States such as RTT_PARK and RTT_NOM switchable by ODT pin

? Asynchronous RESET pin supported

? ZQ calibration supported

? TDQS (Termination Data Strobe) supported (x8 only)

? Write Levelization supported

? 8 bit pre-fetch

? This product in compliance with the RoHS directive.

? Internal Vref DQ level generation is available

? Write CRC is supported at all speed grades

? Maximum Power Saving Mode is supported

? TCAR(Temperature Controlled Auto Refresh) mode is supported

? LP ASR(Low Power Auto Self Refresh) mode is sup-ported

? Fine Granularity Refresh is supported

? Per DRAM Addressability is supported

? Geardown Mode(1/2 rate, 1/4 rate) is supported

? Programable Preamble for read and write is supported

? Self Refresh Abort is supported

? CA parity (Command/Address Parity) mode is sup-ported

? Bank Grouping is applied, and CAS to CAS latency (tCCD_L, tCCD_S) for the banks in the same or differentbank group accesses are available

? DBI(Data Bus Inversion) is supported(x8)

供應商 型號 品牌 批號 封裝 庫存 備注 價格
HYNIX(海力士)
21+
BGA
12588
原裝現(xiàn)貨,量大可定
詢價
SKHYINX
23+
BGA
30000
房間原裝現(xiàn)貨特價熱賣,有單詳談
詢價
HYNIX
BGA
68900
原包原標簽100%進口原裝常備現(xiàn)貨!
詢價
SKHYNIX
23+
FBGA
28942
原盒原標,正品現(xiàn)貨 誠信經(jīng)營 價格美麗 假一罰十
詢價
HYNIX
23+
NA/
164
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
SKHYNIX
21+
BGA
35200
一級代理/放心采購
詢價
SKHYINX
BGA
6000
原裝現(xiàn)貨,長期供應,終端可賬期
詢價
SKHYINX
23+
BGA
6000
原裝/報價當天為準
詢價
SKHYNIX
19+
FBGA
2000
正規(guī)渠道原裝正品
詢價
HYNIX
22+23+
BGA
10794
絕對原裝正品全新進口深圳現(xiàn)貨
詢價