首頁>H5AN8G4NCJR>規(guī)格書詳情

H5AN8G4NCJR中文資料etc未分類制造商數(shù)據(jù)手冊PDF規(guī)格書

H5AN8G4NCJR
廠商型號

H5AN8G4NCJR

功能描述

Lead-Free&Halogen-Free

文件大小

844.99 Kbytes

頁面數(shù)量

47

生產(chǎn)廠商 List of Unclassifed Manufacturers
企業(yè)簡稱

etc2etc未分類制造商

中文名稱

etc2未分類制造商

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2024-11-19 8:40:00

H5AN8G4NCJR規(guī)格書詳情

FEATURES

? VDD=VDDQ=1.2V +/- 0.06V

? Fully differential clock inputs (CK, CK) operation

? Differential Data Strobe (DQS, DQS)

? On chip DLL align DQ, DQS and DQS transition with CK

transition

? DM masks write data-in at the both rising and falling ?

edges of the data strobe

? All addresses and control inputs except data, data

strobes and data masks latched on the rising edges of

the clock

? Programmable CAS latency 9, 10, 11, 12, 13, 14, 15,

16, 17, 18, 19 and 20 supported

? Programmable additive latency 0, CL-1, and CL-2 ?

supported (x4/x8 only)

? Programmable CAS Write latency (CWL) = 9, 10, 11,

12, 14, 16, 18

? Programmable burst length 4/8 with both nibble ?

sequential and interleave mode

? BL switch on the fly

? 16banks

? Average Refresh Cycle (Tcase of 0 oC~ 95 oC)

- 7.8 μs at 0oC ~ 85 oC

- 3.9 μs at 85oC ~ 95 oC

? JEDEC standard 78ball FBGA(x4/x8), 78ball FBGA(x16)

? Driver strength selected by MRS

? Dynamic On Die Termination supported

? Two Termination States such as RTT_PARK and

RTT_NOM switchable by ODT pin

? Asynchronous RESET pin supported

? ZQ calibration supported

? TDQS (Termination Data Strobe) supported (x8 only)

? Write Levelization supported

? 8 bit pre-fetch

? This product in compliance with the RoHS directive.

? Internal Vref DQ level generation is available

? Write CRC is supported at all speed grades

? Maximum Power Saving Mode is supported

? TCAR(Temperature Controlled Auto Refresh) mode is

supported

? LP ASR(Low Power Auto Self Refresh) mode is supported

? Fine Granularity Refresh is supported

? Per DRAM Addressability is supported

? Geardown Mode(1/2 rate, 1/4 rate) is supported

? Programable Preamble for read and write is supported

? Self Refresh Abort is supported

? CA parity (Command/Address Parity) mode is supported

? Bank Grouping is applied, and CAS to CAS latency

(tCCD_L, tCCD_S) for the banks in the same or different

bank group accesses are available

? DBI(Data Bus Inversion) is supported(x8)

? This product consist of a half chip of 8Gb die

? A15 address pin is fixed as Low or High

? Support X8 mode only

? tRFC2min and tRFC4min have longer spec value than

normal 4Gb die (Table12)

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
HYNIX(海力士)
2021+
FBGA-96
9018
詢價
HYNIX/海力士
1505
SMD
41457
HYNIX/海力士 集成電路、處理器、微控制器 H5AN8G6NAF
詢價
SKHYNIX
24+
BGA
20000
原裝正品保障-原包原盒可含稅-深港可交貨
詢價
SKHYNIX
24+
BGA
990000
明嘉萊只做原裝正品現(xiàn)貨
詢價
SKHYNIX
23+
BGA
11600
優(yōu)勢原裝現(xiàn)貨假一賠十
詢價
SKHYNIX
21+
BGA
5000
全新原裝現(xiàn)貨 價格優(yōu)勢
詢價
Hynix
1844+
FBGA
6528
只做原裝正品假一賠十為客戶做到零風(fēng)險!!
詢價
SKHYNIX
23+
FBGA
3000
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
HYNIX
22+
BGA96
20000
深圳原裝現(xiàn)貨正品有單價格可談
詢價
NA
23+
NA
26094
10年以上分銷經(jīng)驗原裝進口正品,做服務(wù)型企業(yè)
詢價