首頁(yè)>H5AN8G6NCJR-VKC>規(guī)格書詳情
H5AN8G6NCJR-VKC中文資料etc未分類制造商數(shù)據(jù)手冊(cè)PDF規(guī)格書
H5AN8G6NCJR-VKC規(guī)格書詳情
FEATURES
? VDD=VDDQ=1.2V +/- 0.06V
? Fully differential clock inputs (CK, CK) operation
? Differential Data Strobe (DQS, DQS)
? On chip DLL align DQ, DQS and DQS transition with CK
transition
? DM masks write data-in at the both rising and falling ?
edges of the data strobe
? All addresses and control inputs except data, data
strobes and data masks latched on the rising edges of
the clock
? Programmable CAS latency 9, 10, 11, 12, 13, 14, 15,
16, 17, 18, 19 and 20 supported
? Programmable additive latency 0, CL-1, and CL-2 ?
supported (x4/x8 only)
? Programmable CAS Write latency (CWL) = 9, 10, 11,
12, 14, 16, 18
? Programmable burst length 4/8 with both nibble ?
sequential and interleave mode
? BL switch on the fly
? 16banks
? Average Refresh Cycle (Tcase of 0 oC~ 95 oC)
- 7.8 μs at 0oC ~ 85 oC
- 3.9 μs at 85oC ~ 95 oC
? JEDEC standard 78ball FBGA(x4/x8), 78ball FBGA(x16)
? Driver strength selected by MRS
? Dynamic On Die Termination supported
? Two Termination States such as RTT_PARK and
RTT_NOM switchable by ODT pin
? Asynchronous RESET pin supported
? ZQ calibration supported
? TDQS (Termination Data Strobe) supported (x8 only)
? Write Levelization supported
? 8 bit pre-fetch
? This product in compliance with the RoHS directive.
? Internal Vref DQ level generation is available
? Write CRC is supported at all speed grades
? Maximum Power Saving Mode is supported
? TCAR(Temperature Controlled Auto Refresh) mode is
supported
? LP ASR(Low Power Auto Self Refresh) mode is supported
? Fine Granularity Refresh is supported
? Per DRAM Addressability is supported
? Geardown Mode(1/2 rate, 1/4 rate) is supported
? Programable Preamble for read and write is supported
? Self Refresh Abort is supported
? CA parity (Command/Address Parity) mode is supported
? Bank Grouping is applied, and CAS to CAS latency
(tCCD_L, tCCD_S) for the banks in the same or different
bank group accesses are available
? DBI(Data Bus Inversion) is supported(x8)
? This product consist of a half chip of 8Gb die
? A15 address pin is fixed as Low or High
? Support X8 mode only
? tRFC2min and tRFC4min have longer spec value than
normal 4Gb die (Table12)
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SKHYINX |
1903+ |
BGA |
60 |
原裝現(xiàn)貨 |
詢價(jià) | ||
HYNIX |
22+ |
BGA |
4800 |
原廠原裝,價(jià)格優(yōu)勢(shì)!13246658303 |
詢價(jià) | ||
NA |
23+ |
NA |
26094 |
10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品,做服務(wù)型企業(yè) |
詢價(jià) | ||
SK HYNIX |
22+ |
NA |
136 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
SKHYNIX/海力士 |
23+ |
BGA |
11048 |
原廠可訂貨,技術(shù)支持,直接渠道??珊灡9┖贤?/div> |
詢價(jià) | ||
SKHYNIX |
20+ |
BGA |
11520 |
特價(jià)全新原裝公司現(xiàn)貨 |
詢價(jià) | ||
SKHYNIX |
24+ |
FBGA |
6880 |
只做原裝,公司現(xiàn)貨庫(kù)存 |
詢價(jià) | ||
SK HYNIX SEMICONDUCTOR |
22+ |
SMD |
518000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
HYNIX |
24+ |
FBGA |
25480 |
專營(yíng)南亞DDR內(nèi)存閃存原廠直銷原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
SKHYNIX |
20+ |
BGA |
9600 |
只做正品,原裝現(xiàn)貨實(shí)單來(lái)談 |
詢價(jià) |