首頁(yè)>H5AN8G8NAFR-UHC>規(guī)格書(shū)詳情

H5AN8G8NAFR-UHC中文資料SK海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

H5AN8G8NAFR-UHC
廠商型號(hào)

H5AN8G8NAFR-UHC

功能描述

8Gb DDR4 SDRAM Lead-Free&Halogen-Free (RoHS Compliant)

文件大小

821.06 Kbytes

頁(yè)面數(shù)量

45 頁(yè)

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡(jiǎn)稱

HynixSK海力士

中文名稱

海力士半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-19 10:34:00

H5AN8G8NAFR-UHC規(guī)格書(shū)詳情

Description

The H5AN8G4NAFR-xxC, H5AN8G8NAFR-xxC and H5AN8G6NAFR-xxC are a 8Gb CMOS Double Data Rate

IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory

density and high bandwidth. SK hynix 8Gb DDR4 SDRAMs offer fully synchronous operations referenced

to both rising and falling edges of the clock. While all addresses and control inputs are latched on

the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are

sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched

to achieve very high bandwidth.

FEATURES

? VDD=VDDQ=1.2V +/- 0.06V

? Fully differential clock inputs (CK, CK) operation

? Differential Data Strobe (DQS, DQS)

? On chip DLL align DQ, DQS and DQS transition with CK ?

transition

? DM masks write data-in at the both rising and falling ?

edges of the data strobe

? All addresses and control inputs except data, data

strobes and data masks latched on the rising edges of

the clock

? Programmable CAS latency 9, 10, 11, 12, 13, 14, 15,

16, 17, 18, 19 and 20 supported

? Programmable additive latency 0, CL-1, and CL-2 ?

supported (x4/x8 only)

? Programmable CAS Write latency (CWL) = 9, 10, 11,

12, 14, 16, 18

? Programmable burst length 4/8 with both nibble ?

sequential and interleave mode

? BL switch on the fly

? 16banks

? Average Refresh Cycle (Tcase of 0 oC~ 95 oC)

- 7.8 μs at 0oC ~ 85 oC

- 3.9 μs at 85oC ~ 95 oC

? JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)

? Driver strength selected by MRS

? Dynamic On Die Termination supported

? Two Termination States such as RTT_PARK and

RTT_NOM switchable by ODT pin

? Asynchronous RESET pin supported

? ZQ calibration supported

? TDQS (Termination Data Strobe) supported (x8 only)

? Write Levelization supported

? 8 bit pre-fetch

? This product in compliance with the RoHS directive.

? Internal Vref DQ level generation is available

? Write CRC is supported at all speed grades

? Maximum Power Saving Mode is supported

? TCAR(Temperature Controlled Auto Refresh) mode is

supported

? LP ASR(Low Power Auto Self Refresh) mode is supported

? Fine Granularity Refresh is supported

? Per DRAM Addressability is supported

? Geardown Mode(1/2 rate, 1/4 rate) is supported

? Programable Preamble for read and write is supported

? Self Refresh Abort is supported

? CA parity (Command/Address Parity) mode is supported

? Bank Grouping is applied, and CAS to CAS latency

(tCCD_L, tCCD_S) for the banks in the same or different

bank group accesses are available

? DBI(Data Bus Inversion) is supported(x8)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
SK hynix/海力士
24+
BGA78
39500
進(jìn)口原裝現(xiàn)貨 支持實(shí)單價(jià)優(yōu)
詢價(jià)
SKHYNIX/海力士
22+
FBGA
50000
進(jìn)口原裝正品工廠優(yōu)勢(shì)庫(kù)存
詢價(jià)
SKHYNIX
22+
BGA
8700
只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
HYNIX/海力士
22+
BGA
9000
原裝正品
詢價(jià)
SKHYNIX/海力士
23+
FBGA
16046
正規(guī)渠道,免費(fèi)送樣。支持賬期,BOM一站式配齊
詢價(jià)
SKHYNIX海力士
24+
FBGA
10000
一級(jí)代理保證進(jìn)口原裝正品現(xiàn)貨假一罰十價(jià)格合理
詢價(jià)
SKHYNIX/海力士
BGA
12000
原裝現(xiàn)貨,長(zhǎng)期供應(yīng),終端賬期支持
詢價(jià)
SKHYNIX
23+
BGA
8700
鄭重承諾只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
SKHYNIX
存儲(chǔ)器
BGA
40160
HYNIX原裝存儲(chǔ)芯片-誠(chéng)信為本
詢價(jià)
SKHYNIX/海力士
23+
FBGA
11778
原廠可訂貨,技術(shù)支持,直接渠道??珊灡9┖贤?/div>
詢價(jià)