首頁>H5TQ2G63GFR-PBJ>規(guī)格書詳情
H5TQ2G63GFR-PBJ中文資料SK海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書
H5TQ2G63GFR-PBJ規(guī)格書詳情
FEATURES
? VDD=VDDQ=1.5V +/- 0.075V
? Fully differential clock inputs (CK, CK) operation
? Differential Data Strobe (DQS, DQS)
? On chip DLL align DQ, DQS and DQS transition with CK
transition
? DM masks write data-in at the both rising and falling
edges of the data strobe
? All addresses and control inputs except data,
data strobes and data masks latched on the
rising edges of the clock
? Programmable CAS latency 5, 6, 7, 8, 9, 10, 11, 12, 13
and 14 supported
? Programmable additive latency 0, CL-1, and CL-2
supported
? Programmable CAS Write latency (CWL) = 5, 6, 7, 8
9 and 10
? Programmable burst length 4/8 with both nibble
sequential and interleave mode
? BL switch on the fly
? 8banks
? Average Refresh Cycle (Tcase 0 oC~ 95 oC)
- 7.8 μs at 0oC ~ 85 oC
- 3.9 μs at 85oC ~ 95 oC
Commercial Temperature( 0oC ~ 95 oC)
Industrial Temperature( -40oC ~ 95 oC)
? JEDEC standard 78ball FBGA(x8), 96ball FBGA(x16)
? Driver strength selected by EMRS
? Dynamic On Die Termination supported
? Asynchronous RESET pin supported
? ZQ calibration supported
? TDQS (Termination Data Strobe) supported (x8 only)
? Write Levelization supported
? 8 bit pre-fetch
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HYNIX |
2016+ |
BGA |
6526 |
只做原裝正品!假一賠十!只要有上一定有貨的! |
詢價(jià) | ||
SKHYNIX |
20+ |
BGA |
9850 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) | ||
HYNIX |
2021+ |
BGA |
8065 |
百分百原裝正品 |
詢價(jià) | ||
HYNIX |
23+ |
BGA |
10000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | ||
HYNIX |
23+ |
FBGA96 |
31346 |
專做原裝正品,假一罰百! |
詢價(jià) | ||
HYNIX |
21+ |
BGA |
121 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
HYNIX |
23+ |
BGA |
10000 |
原裝正品現(xiàn)貨光華微 |
詢價(jià) | ||
SKHYNIX |
23+ |
BGA96 |
12500 |
全新原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
SKHYNIX |
21+ |
BGA |
9860 |
全新原廠原包裝現(xiàn)貨 |
詢價(jià) | ||
HYNIX |
19+ |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) |