首頁>HD74ALVCH16501>規(guī)格書詳情
HD74ALVCH16501中文資料日立數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多HD74ALVCH16501規(guī)格書詳情
Description
Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A to B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A bus data is stored in the latch flip flop on the low to high transition of CLKAB. When OEAB is high, the outputs are active. When OEAB is low, the outputs are in the high impedance state. Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, and CLKBA. The output enables are complementary (OEAB is active high, and OEBA is active low). Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
Features
? VCC = 2.3 V to 3.6 V
? Typical VOL ground bounce < 0.8 V (@VCC = 3.3 V, Ta = 25°C)
? Typical VOH undershoot > 2.0 V (@VCC = 3.3 V, Ta = 25°C)
? High output current ±24 mA (@VCC = 3.0 V)
? Bus hold on data inputs eliminates the need for external pullup / pulldown resistors
產(chǎn)品屬性
- 型號:
HD74ALVCH16501
- 制造商:
HITACHI
- 制造商全稱:
Hitachi Semiconductor
- 功能描述:
18-bit Universal Bus Transceivers with 3-state Outputs
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
RENESAS/瑞薩 |
23+ |
NA/ |
6150 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
HITACHI |
2002 |
1000 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
RENESAS/瑞薩 |
1948+ |
SOP-20 |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
HIT |
2015+ |
SOP/DIP |
19889 |
一級代理原裝現(xiàn)貨,特價熱賣! |
詢價 | ||
HITACHI |
21+ |
SOP20 |
905 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
HITACIH |
22+23+ |
TSSOP |
33559 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價 | ||
HITACIH |
TSSOP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價 | |||
HITACHI |
SSOP |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
HITACIH |
24+ |
TSSOP |
6000 |
詢價 | |||
HITACHI |
94 |
SOP20 |
61323 |
原裝現(xiàn)貨 |
詢價 |