首頁>HEF4027BPN>規(guī)格書詳情
HEF4027BPN中文資料飛利浦數(shù)據(jù)手冊PDF規(guī)格書
HEF4027BPN規(guī)格書詳情
DESCRIPTION
The HEF4027B is a dual JK flip-flop which is edge-triggered and features independent set direct
(SD), clear direct (CD), clock (CP) inputs and outputs (O,O). Data is accepted when CP is LOW, and transferred to the output on the positive-going edge of the clock. The active HIGH asynchronous clear-direct (CD) and set-direct (SD) are independent and override the J, K, and CP inputs. The outputs are buffered for best system performance. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
產(chǎn)品屬性
- 型號:
HEF4027BPN
- 制造商:
NXP Semiconductors
- 功能描述:
Flip Flop JK-Master-Slave Type Pos-Edge 2-Element 16-Pin PDIP Bulk
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
PHI |
2015+ |
SOP |
19889 |
一級代理原裝現(xiàn)貨,特價熱賣! |
詢價 | ||
Nexperia/安世 |
22+ |
SOT109-1 |
60000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
NXP |
19+ |
SOP |
73097 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
NEXPERIA/安世 |
23+ |
NA |
12730 |
原裝正品代理渠道價格優(yōu)勢 |
詢價 | ||
NXP |
21+ |
SOP |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價 | ||
原廠正品 |
23+ |
SOP16 |
5000 |
原裝正品,假一罰十 |
詢價 | ||
NXP/恩智浦 |
24+ |
NA |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
NXP/恩智浦 |
24+ |
MLP6 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應,支持實單! |
詢價 | ||
NXP |
23+ |
原裝正品 |
12773 |
詢價 | |||
NXP |
18+ |
SOP-16 |
85600 |
保證進口原裝可開17%增值稅發(fā)票 |
詢價 |