HEF4522BN中文資料飛利浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
HEF4522BN規(guī)格書詳情
DESCRIPTION
The HEF4522B is a synchronous programmable 4-bit BCD down counter with an active HIGH and an active LOW clock input (CP0, CP1), an asynchronous parallel load input (PL), four parallel inputs (P0 to P3), a cascade feedback input (CF), four buffered parallel outputs (O0 to O3), a terminal count output (TC) and an overriding asynchronous master reset input (MR).
This device is a programmable, cascadable down counter with a decoded TC output for divide-by-n applications. In single stage applications the TC output is connected to PL. CF allows cascade divide-by-n operation with no additional gates required.
Information on P0 to P3 is loaded into the counter while PL is HIGH, independent of all other input conditions except MR, which must be LOW. When PL and CP1 are LOW, the counter advances on a LOW to HIGH transition of CP0. When PL is LOW and CP0 is HIGH, the counter advances on a HIGH to LOW transition of CP1. TC is HIGH when the counter is in the zero state (O0 = O1 = O2 = O3 = LOW) and CF is HIGH and PL is LOW. A HIGH on MR resets the counter (O0 to O3 = LOW) independent of other input conditions.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHI |
23+ |
NA |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
原廠 |
NA |
8650 |
一級代理 原裝正品假一罰十價(jià)格優(yōu)勢長期供貨 |
詢價(jià) | |||
PHILIPS |
23+ |
SOP16 |
1047 |
全新原裝現(xiàn)貨 |
詢價(jià) | ||
PHILIPS |
1992 |
75 |
原裝正品現(xiàn)貨庫存價(jià)優(yōu) |
詢價(jià) | |||
NXP |
22+ |
16DIP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
NXP |
23+ |
SOP |
5000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
NXP |
22+ |
SOP |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
PHI |
23+ |
SO-16 |
5500 |
現(xiàn)貨,全新原裝 |
詢價(jià) | ||
PHILIPS |
24+ |
SOP |
45 |
詢價(jià) | |||
NXP |
22+ |
SOP |
9852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) |