首頁(yè)>HLQFP144>規(guī)格書(shū)詳情

HLQFP144中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

HLQFP144
廠商型號(hào)

HLQFP144

功能描述

Dual IF car radio and audio DSP

文件大小

1.07505 Mbytes

頁(yè)面數(shù)量

83 頁(yè)

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱(chēng)

nxp恩智浦

中文名稱(chēng)

恩智浦半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-18 16:58:00

人工找貨

HLQFP144價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

HLQFP144規(guī)格書(shū)詳情

2.1 Hardware features

SAF7741HV hardware is configured by firmware and host software to meet specific

customer requirements. The firmware is defined by the Read-Only Memory ROM code

associated with each DSP.

Remark: The list below describes the maximum hardware configuration. Customers

should consult with NXP to identify the best method of supporting their own particular

requirements.

- Two IF data-paths of either 2 x IF 10.7 MHz or 2 x low IF 300 kHz input

Remark: The combination of 1 x IF and 1 x low IF is not supported.

- Two 5th order Sigma-Delta IF ADCs for FM/AM/WB Weather-band and digital

- AGC control of the TEF6730 tuner front-end PIN diodes, with an analog signal via the

data-path

- Two Radio Data System decoders

- Five bit-stream, 3rd order audio, ADCs with an anti-aliasing broadband input-filter

- Eight configurable analog inputs connected to any of the five

ADCs using an analog switchbox

- Dedicated DSP for the Sample Rate Converter

- Audio Host Inter-IC Sound Input/Output port, with eight/ten outputs and eight

inputs with an option for slaving the DSP to an external master sample-rate

- Audio Host IIS Bit-Clock and Word-Size available simultaneously at

full-rate and half-rate

- Four independent IIS inputs and two independent digital Sony/Philips Digital Interface

Format inputs also configurable for Digital Versatile Disc/Digital Video Device multi-channel data inputs

- Radio Host IIS master with separate data in and out lines

- IIS output with buffer for eight samples for radio applications

- WatchDog WDOG to monitor execution of the DSP main software loop

- Phase-Lock Loop PLL to generate the DSP clock from the oscillator crystal

- PLL to generate the audio reference sample-rate clock

- Internal voltage regulator for the 1.8 V supply

- I2C Inter-IC Communication bus-controlled

- Possibility of powering down unused blocks to reduce power dissipation

- Qualified in accordance with AEC-Q100

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
JST
22+
NA
2000
倉(cāng)庫(kù)現(xiàn)貨,終端可送樣品
詢(xún)價(jià)
JST/日壓
連接器
10000
詢(xún)價(jià)
JST
23+
575982
原廠授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種
詢(xún)價(jià)
JST
23+
NA
75000
正規(guī)渠道,只有原裝!
詢(xún)價(jià)
JST
18+
9800
代理進(jìn)口原裝/實(shí)單價(jià)格可談
詢(xún)價(jià)
JST/日壓
2452+
/
287692
一級(jí)代理,原裝正品現(xiàn)貨
詢(xún)價(jià)
JST
2407+
30098
全新原裝!倉(cāng)庫(kù)現(xiàn)貨,大膽開(kāi)價(jià)!
詢(xún)價(jià)
JST
23+
塑殼
5864
原裝原標(biāo)原盒 給價(jià)就出 全網(wǎng)最低
詢(xún)價(jià)
JST/日壓
22+
連接器
459232
代理-優(yōu)勢(shì)-原裝-正品-現(xiàn)貨*期貨
詢(xún)價(jià)
JST
1844+
NA
9852
只做原裝正品假一賠十為客戶(hù)做到零風(fēng)險(xiǎn)!!
詢(xún)價(jià)