首頁>HY57V561620B>規(guī)格書詳情

HY57V561620B中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書

HY57V561620B
廠商型號

HY57V561620B

功能描述

4 Banks x 4M x 16Bit Synchronous DRAM

文件大小

165.42 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡稱

Hynix海力士

中文名稱

海力士半導(dǎo)體官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-23 22:50:00

HY57V561620B規(guī)格書詳情

DESCRIPTION

The HY57V561620B is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V561620B is organized as 4banks of 4,194,304x16.

HY57V561620B is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.

FEATURES

? Single 3.3±0.3V power supply

? All device pins are compatible with LVTTL interface

? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch

? All inputs and outputs referenced to positive edge of system clock

? Data mask function by UDQM, LDQM

? Internal four banks operation

? Auto refresh and self refresh

? 8192 refresh cycles / 64ms

? Programmable Burst Length and Burst Type

- 1, 2, 4, 8 or Full page for Sequential Burst

- 1, 2, 4 or 8 for Interleave Burst

? Programmable CAS Latency ; 2, 3 Clocks

產(chǎn)品屬性

  • 型號:

    HY57V561620B

  • 制造商:

    HYNIX

  • 制造商全稱:

    Hynix Semiconductor

  • 功能描述:

    4 Banks x 4M x 16Bit Synchronous DRAM

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
HY
23+
NA
12000
全新原裝假一賠十
詢價
HYNIX
2020+
SSOP
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
HYNIX
23+
TSOP54
3000
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
HYNIX/海力士
22+
TSSOP
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
HYN
23+
NA
353
專做原裝正品,假一罰百!
詢價
HYNIX
22+23+
TSSOP
39195
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
HYNIX
TSOP
68900
原包原標(biāo)簽100%進口原裝常備現(xiàn)貨!
詢價
HYNIX
22+
TSSOP
8000
原裝正品支持實單
詢價
HYNIX
23+
TSOP/54
7000
絕對全新原裝!100%保質(zhì)量特價!請放心訂購!
詢價
24+
TSOP
25
詢價