首頁>HY57V561620CTP-K>規(guī)格書詳情

HY57V561620CTP-K中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書

HY57V561620CTP-K
廠商型號(hào)

HY57V561620CTP-K

功能描述

4 Banks x 4M x 16Bit Synchronous DRAM

文件大小

217.72 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡稱

Hynix海力士

中文名稱

海力士半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-8 14:15:00

HY57V561620CTP-K規(guī)格書詳情

DESCRIPTION

The HY57V561620C is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V561620C is organized as 4banks of 4,194,304x16.

HY57V561620C is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.

Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)

FEATURES

? Single 3.3±0.3V power supply

? All device pins are compatible with LVTTL interface

? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin

pitch

? All inputs and outputs referenced to positive edge of system clock

? Data mask function by UDQM, LDQM

? Internal four banks operation

? Auto refresh and self refresh

? 8192 refresh cycles / 64ms

? Programmable Burst Length and Burst Type

- 1, 2, 4, 8 or Full page for Sequential Burst

- 1, 2, 4 or 8 for Interleave Burst

? Programmable CAS Latency ; 2, 3 Clocks

? Ambient Temperature: -40~85°C

產(chǎn)品屬性

  • 型號(hào):

    HY57V561620CTP-K

  • 制造商:

    HYNIX

  • 制造商全稱:

    Hynix Semiconductor

  • 功能描述:

    4 Banks x 4M x 16Bit Synchronous DRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
HYNIX
2020+
TSOP
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
HYNIX
22+
TSOP
5000
全新原裝現(xiàn)貨!價(jià)格優(yōu)惠!可長期
詢價(jià)
HYNIX
23+
TSOP
28000
原裝正品
詢價(jià)
SAMSUNG/三星
22+
TSOP
50000
只做原裝正品,假一罰十,歡迎咨詢
詢價(jià)
HYNIX
23+
TSOP
12800
##公司主營品牌長期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù)
詢價(jià)
HYNIX
19+
TSOP
9600
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
HYINY
2020+
TSOP
350000
100%進(jìn)口原裝正品公司現(xiàn)貨庫存
詢價(jià)
SKHYNIX
24+
TSOP
35200
一級(jí)代理/放心采購
詢價(jià)
HYNIX
24+
TSOP-54
4650
詢價(jià)
HYNIX
TSOP54
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)