首頁>HY57V641620ET>規(guī)格書詳情
HY57V641620ET中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多HY57V641620ET規(guī)格書詳情
DESCRIPTION
The Hynix HY57V641620E(L/S)T(P) series is a 67,108,864bit CMOS Synchronous DRAM, ideally suited for the memory applications which require wide data I/O and high bandwidth. HY57V641620E(L/S)T(P) is organized as 4banks of 1,048,576x16.
HY57V641620E(L/S)T(P) is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized withthe rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
FEATURES
? Voltage: VDD, VDDQ 3.3V supply voltage
? All device pins are compatible with LVTTL interface
? 54 Pin TSOPII (Lead or Lead Free Package)
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM, LDQM
? Internal four banks operation
? Auto refresh and self refresh
? 4096 Refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CASLatency; 2, 3 Clocks
? Burst Read Single Write operation
產(chǎn)品屬性
- 型號:
HY57V641620ET
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
64Mb Synchronous DRAM based on 1M x 4Bank x16 I/O
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HY |
24+ |
TSOP |
16800 |
絕對原裝進口現(xiàn)貨,假一賠十,價格優(yōu)勢!? |
詢價 | ||
HYNIX |
2016+ |
TSOP |
3900 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
HYNIX |
22+23+ |
TSOP-54 |
43716 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
24+ |
TSSOP |
22 |
詢價 | ||||
HYNIX |
23+ |
TSSOP |
5500 |
現(xiàn)貨,全新原裝 |
詢價 | ||
HYNIX/海力士 |
22+ |
TSOP54 |
20677 |
原裝正品現(xiàn)貨 |
詢價 | ||
HYNIX |
19+ |
TSOP |
73841 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
HY |
22+ |
TSOP2 |
2000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價 | ||
HYNIX |
新 |
253 |
全新原裝 貨期兩周 |
詢價 | |||
HYNIX |
17+ |
SOP |
6200 |
100%原裝正品現(xiàn)貨 |
詢價 |