首頁(yè)>IC61S6432-166PQ>規(guī)格書詳情
IC61S6432-166PQ中文資料ICSI數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- IC61S6432-117PQI
- IC61S6432-133TQ
- IC61S6432-133PQ
- IC61S6432-117TQ
- IC61S6432-117TQI
- IC61S6432
- IC61S6432-117PQ
- IC61S51218D-166TQI
- IC61S51218D-250TQ
- IC61S51218T-250TQI
- IC61S51218D-250TQI
- IC61S51218D-200TQI
- IC61S51218T-166TQI
- IC61S51218T-200TQ
- IC61S51218T-166TQ
- IC61S51218T-133TQ
- IC61S51218D-250B
- IC61S51218D-200B
IC61S6432-166PQ規(guī)格書詳情
DESCRIPTION
TheICSIIC61S6432 is a high-speed, low-power synchronous static RAM designed to provide a burstable, high-performance, secondary cache for the Pentium?, 680X0?, and PowerPC? microprocessors. It is organized as 65,536 words by 32 bits, fabricated with ICSIs advanced CMOS technology. The device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input.
FEATURES
? Internal self-timed write cycle
? Individual Byte Write Control and Global Write
? Clock controlled, registered address, data and control
? Pentium? or linear burst sequence control using MODE input
? Three chip enables for simple depth expansion and address pipelining
? Common data inputs and data outputs
? Power-down control by ZZ input
? JEDEC 100-Pin LQFP and PQFP package
? Single +3.3V power supply
? Two Clock enables and one Clock disable to eliminate multiple bank bus contention
? Control pins mode upon power-up:
– MODE in interleave burst mode
– ZZ in normal operation mode
These control pins can be connected to GNDQ or VCCQ to alter their power-up state
? Industrial temperature available