首頁>ICS85314-01>規(guī)格書詳情
ICS85314-01中文資料華潤微電子數(shù)據(jù)手冊PDF規(guī)格書
ICS85314-01規(guī)格書詳情
GENERAL DESCRIPTION
The ICS85314-01 is a low skew, high performance 1-to-5 Differential-to-3.3V LVPECL fanout buffer and a member of the HiPerClockS? family of High Performance Clock Solutions from ICS. The ICS85314-01 has two selectable clock inputs. The CLK0, nCLK0 pair can accept most standard differential input levels. The single-ended CLK1 can accept LVCMOS or LVTTL input levels. The clock enable is internally synchronized to eliminate runt clock pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin.
FEATURES
? 5 differential 2.5V/3.3V LVPECL outputs
? Selectable differential CLK0, nCLK0 or LVCMOS inputs
? CLK0, nCLK0 pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL
? CLK1 can accept the following input levels: LVCMOS or LVTTL
? Maximum output frequency: 650MHz
? Translates any single-ended input signal to 3.3V LVPECL levels with resistor bias on nCLK input
? Output skew: 50ps (maximum)
? Part-to-part skew: 400ps (maximum)
? Propagation delay: CLK0, nCLK0 - 2.1ns (maximum)
CLK1 - 2.1ns (maximum)
? LVPECL mode operating voltage supply range: VCC = 2.375V to 3.8V, VEE = 0V
? -40°C to 85°C ambient operating temperature
? Compatible to part number MC100LVEL14
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
IDT |
2020+ |
TSSOP-2 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
IDT |
23+ |
TSSOP-20 |
20000 |
詢價 | |||
IDT |
21+ |
TSSOP-20 |
35400 |
一級代理/放心采購 |
詢價 | ||
IDT |
2018+ |
TSSOP-20 |
6528 |
科恒偉業(yè)!承若只做進(jìn)口原裝正品假一賠十!1581728776 |
詢價 | ||
ICS |
2023+ |
TSSOP |
3625 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 | ||
IDT |
07+ |
TSSOP20 |
49 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
IDT |
24+ |
20-TSSOP |
42 |
詢價 | |||
IDT |
22+ |
SOP |
5000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價 | ||
IDT |
17+ |
TSSOP-20 |
6200 |
100%原裝正品現(xiàn)貨 |
詢價 | ||
IDT |
21+ |
TSSOP-2 |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價 |