首頁>ICSSSTUAF32866BHLFT>規(guī)格書詳情
ICSSSTUAF32866BHLFT中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多ICSSSTUAF32866BHLFT規(guī)格書詳情
Description
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VDD operation.
All clock and data inputs are compatible with the JEDEC standard for SSTL_18. The control inputs are LVCMOS. All outputs are 1.8-V CMOS drivers that have been optimized to drive the DDR-II DIMM load. IDT74SSTUBF32866B operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high, and CLK going low.
Features
? 25-bit 1:1 or 14-bit 1:2 registered buffer with parity check functionality
? Supports SSTL_18 JEDEC specification on data inputs and outputs
? Supports LVCMOS switching levels on C0, C1, and RESET inputs
? Low voltage operation: VDD = 1.7V to 1.9V
? Available in 96-ball LFBGA package
Applications
? DDR2 Memory Modules
? Provides complete DDR DIMM solution with ICS98ULPA877A or IDTCSPUA877A
? Ideal for DDR2 667 and 800
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
23+ |
原廠包裝 |
9365 |
價(jià)格優(yōu)勢(shì)/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢 |
詢價(jià) | ||
ICS |
23+ |
BGA |
783 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
ICS |
2339+ |
TSSOP-48 |
5825 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫存! |
詢價(jià) | ||
ICS |
24+ |
15000 |
原裝正品現(xiàn)貨 |
詢價(jià) | |||
INTEGRATEDCIRCUITSYSTEMS |
24+ |
35200 |
一級(jí)代理/放心采購 |
詢價(jià) | |||
ICS |
18+ |
BGA96 |
12500 |
全新原裝正品,本司專業(yè)配單,大單小單都配 |
詢價(jià) | ||
ICS |
24+ |
TSSOP-48 |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價(jià) | ||
ICS |
21+ |
BGA96 |
10000 |
原裝現(xiàn)貨假一罰十 |
詢價(jià) | ||
ICS |
07+ |
TSSOP |
308 |
普通 |
詢價(jià) | ||
ICS |
BGA96 |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) |