首頁>IDT5V2528APGI>規(guī)格書詳情
IDT5V2528APGI中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
IDT5V2528APGI |
功能描述 | 2.5V / 3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER |
文件大小 |
61.64 Kbytes |
頁面數(shù)量 |
7 頁 |
生產(chǎn)廠商 | Integrated Device Technology, Inc. |
企業(yè)簡稱 |
IDT |
中文名稱 | Integrated Device Technology, Inc.官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-27 20:00:00 |
IDT5V2528APGI規(guī)格書詳情
DESCRIPTION:
The IDT5V2528 is a high performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal.
FEATURES:
? Operates at 3.3V VDD/AVDD and 2.5V/3.3V VDDQ
? 1:10 fanout
? 3-level inputs for output control
? External feedback (FBIN) pin is used to synchronize the outputs to the clock input signal
? No external RC network required for PLL loop stability
? Configurable 2.5V or 3.3V LVTTL outputs
? tPD Phase Error at 100MHz to 166MHz: ±150ps
? Jitter (peak-to-peak) at 133MHz and 166MHz: ±75ps
? Spread spectrum compatible
? Operating Frequency:
? Std: 25MHz to 140MHz
? A: 25MHz to 167MHz
? Available in TSSOP package
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT(Renesas收購) |
23+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
IDT |
TSSOP-28PIN |
9 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | |||
IDT |
SOP |
3350 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長期供貨 |
詢價(jià) | |||
IDT |
23+ |
SOP8 |
200 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
IDT |
2022 |
SOP |
2600 |
全新原裝現(xiàn)貨熱賣 |
詢價(jià) | ||
IDT |
23+ |
TSSOP |
6500 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
IDT |
22+ |
TSSOP |
6550 |
絕對(duì)原裝公司現(xiàn)貨! |
詢價(jià) | ||
IDT |
22+23+ |
SOP8 |
34906 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
IDT |
2015+ |
SOP |
5700 |
進(jìn)口原裝正品 能17%開增值發(fā)票 |
詢價(jià) | ||
INTEGRATEDDE |
23+ |
65480 |
詢價(jià) |