首頁(yè)>IDT72T20128L6BB>規(guī)格書(shū)詳情

IDT72T20128L6BB中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

IDT72T20128L6BB
廠商型號(hào)

IDT72T20128L6BB

功能描述

2.5 VOLT HIGH-SPEED TeraSync??DDR/SDR FIFO 20-BIT/10-BIT CONFIGURATION

文件大小

481.75 Kbytes

頁(yè)面數(shù)量

51 頁(yè)

生產(chǎn)廠商 Integrated Device Technology, Inc.
企業(yè)簡(jiǎn)稱(chēng)

IDT

中文名稱(chēng)

Integrated Device Technology, Inc.官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-10 10:27:00

IDT72T20128L6BB規(guī)格書(shū)詳情

DESCRIPTION:

The IDT72T2098/72T20108/72T20118/72T20128 are exceptionally deep, extremely high speed, CMOS First-In-First-Out (FIFO) memories with the ability to read and write data on both rising and falling edges of clock. The device has a flexible x20/x10 Bus-Matching mode and the option to select Single or Double Data clock rates for input and output ports.

FEATURES:

? Choose among the following memory organizations:

IDT72T2098 - 32,768 x 20/65,536 x 10

IDT72T20108 - 65,536 x 20/131,072 x 10

IDT72T20118 - 131,072 x 20/262,144 x 10

IDT72T20128 - 262,144 x 20/524,288 x 10

? Up to 250MHz Operation of Clocks

- 4ns read/write cycle time, 3.2ns access time

? Users selectable input port to output port data rates, 500Mb/s Data Rate

-DDR to DDR

-DDR to SDR

-SDR to DDR

-SDR to SDR

? User selectable HSTL or LVTTL I/Os

? Read Enable & Read Clock Echo outputs aid high speed operation

? 2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage

? 3.3V Input tolerant

? Mark & Retransmit, resets read pointer to user marked position

? Write Chip Select (WCS) input enables/disables Write Operations

? Read Chip Select (RCS) synchronous to RCLK

? Programmable Almost-Empty and Almost-Full flags, each flag can default to one of four preselected offsets

? Dedicated serial clock input for serial programming of flag offsets

? User selectable input and output port bus sizing

-x20 in to x20 out

-x20 in to x10 out

-x10 in to x20 out

-x10 in to x10 out

? Auto power down minimizes standby power consumption

? Master Reset clears entire FIFO

? Partial Reset clears data, but retains programmable settings

? Empty and Full flags signal FIFO status

? Select IDT Standard timing (using EF and FF flags) or First Word Fall Through timing (using OR and IR flags)

? Output enable puts data outputs into High-Impedance state

? JTAG port, provided for Boundary Scan function

? 208 Ball Grid array (PBGA), 17mm x 17mm, 1mm pitch

? Easily expandable in depth and width

? Independent Read and Write Clocks (permit reading and writing simultaneously)

? High-performance submicron CMOS technology

? Industrial temperature range (-40°C to +85°C) is available

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
Renesas Electronics America In
24+
208-BGA
9350
獨(dú)立分銷(xiāo)商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證
詢(xún)價(jià)
IDT
23+
208BGA
9526
詢(xún)價(jià)
IDT, Integrated Device Technol
24+
208-PBGA(17x17)
53200
一級(jí)代理/放心采購(gòu)
詢(xún)價(jià)
IDT
22+
208PBGA
9000
原廠渠道,現(xiàn)貨配單
詢(xún)價(jià)
IDT, Integrated Device Techno
23+
208-PBGA17x17
7300
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)
IDT
23+
NA
19960
只做進(jìn)口原裝,終端工廠免費(fèi)送樣
詢(xún)價(jià)
IDT
2022+
原廠原包裝
38550
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷(xiāo)
詢(xún)價(jià)
IDT, Integrated Device Techno
23+
208-PBGA17x17
7300
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)
IDT
21+
208PBGA
13880
公司只售原裝,支持實(shí)單
詢(xún)價(jià)
IDT
23+
208PBGA
9000
原裝正品,支持實(shí)單
詢(xún)價(jià)