首頁>IDT72T4098L10BBI>規(guī)格書詳情
IDT72T4098L10BBI中文資料IDT數據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多IDT72T4098L10BBI規(guī)格書詳情
DESCRIPTION
The IDT72T4088/72T4098/72T40108/72T40118 are exceptionally deep, extremely high speed, CMOS First-In-First-Out (FIFO) memories with the ability to read and write data on both rising and falling edges of clock. The device has a flexible x40/x20/x10 Bus-Matching mode and the option to select single or double data rates for input and output ports. These FIFOs offer several key user benefits:
? Flexible x40/x20/x10 Bus-Matching on both read and write ports
? Ability to read and write on both rising and falling edges of a clock
? User selectable Single or Double Data Rate of input and output ports
? A user selectable MARK location for retransmit
? User selectable I/O structure for HSTL or LVTTL
? The first word data latency period, from the time the first word is written to an empty FIFO to the time it can be read, is fixed and short.
? High density offerings up to 5Mbit
? 10Gbps throughput
FEATURES
? Choose among the following memory organizations:
IDT72T4088 ― 16,384 x 40
IDT72T4098 ― 32,768 x 40
IDT72T40108 ― 65,536 x 40
IDT72T40118 ― 131,072 x 40
? Up to 250MHz operating frequency or 10Gbps throughput in SDR mode
? Up to 110MHz operating frequency or 10Gbps throughput in DDR mode
? Users selectable input port to output port data rates, 500Mb/s Data Rate
-DDR to DDR
-DDR to SDR
-SDR to DDR
-SDR to SDR
? User selectable HSTL or LVTTL I/Os
? Read Enable & Read Clock Echo outputs aid high speed operation
? 2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
? 3.3V Input tolerant
? Mark & Retransmit, resets read pointer to user marked position
? Write Chip Select (WCS) input enables/disables Write Operations
? Read Chip Select (RCS) synchronous to RCLK
? Programmable Almost-Empty and Almost-Full flags, each flag can default to one of four preselected offsets
? Dedicated serial clock input for serial programming of flag offsets
? User selectable input and output port bus sizing
-x40 in to x40 out
-x40 in to x20 out
-x40 in to x10 out
-x20 in to x40 out
-x10 in to x40 out
? Auto power down minimizes standby power consumption
? Master Reset clears entire FIFO
? Partial Reset clears data, but retains programmable settings
? Empty and Full flags signal FIFO status
? Select IDT Standard timing (using EF and FF flags) or First Word Fall Through timing (using OR and IR flags)
? Output enable puts data outputs into High-Impedance state
? JTAG port, provided for Boundary Scan function
? 208 Ball Grid array (PBGA), 17mm x 17mm, 1mm pitch
? Easily expandable in depth and width
? Independent Read and Write Clocks (permit reading and writing simultaneously)
? High-performance submicron CMOS technology
? Industrial temperature range (-40°C to +85°C) is available
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
IDT, Integrated Device Technol |
21+ |
208-PBGA(17x17) |
53200 |
一級代理/放心采購 |
詢價 | ||
IDT |
22+ |
208PBGA |
9000 |
原廠渠道,現貨配單 |
詢價 | ||
IDT, Integrated Device Techno |
23+ |
208-PBGA17x17 |
7300 |
專注配單,只做原裝進口現貨 |
詢價 | ||
IDT |
23+ |
NA |
19960 |
只做進口原裝,終端工廠免費送樣 |
詢價 | ||
IDT |
23+ |
256BGA |
9526 |
詢價 | |||
IDT |
2022+ |
原廠原包裝 |
38550 |
全新原裝 支持表配單 中國著名電子元器件獨立分銷 |
詢價 | ||
IDT |
21+ |
208PBGA |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
IDT, Integrated Device Techno |
23+ |
208-PBGA17x17 |
7300 |
專注配單,只做原裝進口現貨 |
詢價 | ||
IDT |
23+ |
208PBGA |
9000 |
原裝正品,支持實單 |
詢價 | ||
IDT |
20+ |
BGA-208 |
1001 |
就找我吧!--邀您體驗愉快問購元件! |
詢價 |