首頁(yè)>IDT72T51546L6BBI>規(guī)格書(shū)詳情
IDT72T51546L6BBI中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠(chǎng)商型號(hào) |
IDT72T51546L6BBI |
功能描述 | 2.5V MULTI-QUEUE FLOW-CONTROL DEVICES (32 QUEUES) 36 BIT WIDE CONFIGURATION 1,179,648 bits and 2,359,296 bits |
文件大小 |
610.68 Kbytes |
頁(yè)面數(shù)量 |
64 頁(yè) |
生產(chǎn)廠(chǎng)商 | Integrated Device Technology, Inc. |
企業(yè)簡(jiǎn)稱(chēng) |
IDT |
中文名稱(chēng) | Integrated Device Technology, Inc.官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-17 16:59:00 |
相關(guān)芯片規(guī)格書(shū)
更多IDT72T51546L6BBI規(guī)格書(shū)詳情
DESCRIPTION:
The IDT72T51546/72T51556 multi-queue flow-control devices is a single chip within which anywhere between 1 and 32 discrete FIFO queues can be setup. All queues within the device have a common data input bus, (write port) and a common data output bus, (read port). Data written into the write port is directed to a respective queue via an internal de-multiplex operation, addressed by the user. Data read from the read port is accessed from a respective queue via an internal multiplex operation, addressed by the user. Data writes and reads can be performed at high speeds up to 200MHz, with access times of 3.6ns. Data write and read operations are totally independent of each other, a queue maybe selected on the write port and a different queue on the read port or both ports may select the same queue simultaneously.
FEATURES:
? Choose from among the following memory density options:
IDT72T51546 ? Total Available Memory = 1,179,648 bits
IDT72T51556 ? Total Available Memory = 2,359,296 bits
? Configurable from 1 to 32 Queues
? Queues may be configured at master reset from the pool of Total Available Memory in blocks of 256 x 36
? Independent Read and Write access per queue
? User programmable via serial port
? User selectable I/O: 2.5V LVTTL, 1.5V HSTL, 1.8V eHSTL
? Default multi-queue device configurations
– IDT72T51546 : 1,024 x 36 x 32Q
– IDT72T51556 : 2,048 x 36 x 32Q
? 100 Bus Utilization, Read and Write on every clock cycle
? 200 MHz High speed operation (5ns cycle time)
? 3.6ns access time
? Echo Read Enable & Echo Read Clock Outputs
? Individual, Active queue flags (OV, FF, PAE, PAF, PR)
? 8 bit parallel flag status on both read and write ports
? Shows PAE and PAF status of 8 Queues
? Direct or polled operation of flag status bus
? Global Bus Matching - (All Queues have same Input Bus Width and Output Bus Width)
? User Selectable Bus Matching Options:
– x36in to x36out
– x18in to x36out
– x9in to x36out
– x36in to x18out
– x36in to x9out
? FWFT mode of operation on read port
? Packet mode operation
? Partial Reset, clears data in single Queue
? Expansion of up to 8 multi-queue devices in parallel is available
? Power Down Input provides additional power savings in HSTL and eHSTL modes.
? JTAG Functionality (Boundary Scan)
? Available in a 256-pin PBGA, 1mm pitch, 17mm x 17mm
? HIGH Performance submicron CMOS technology
? Industrial temperature range (-40°C to +85°C) is available
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
23+ |
256BGA |
9526 |
詢(xún)價(jià) | |||
IDT |
22+ |
324PBGA |
9000 |
原廠(chǎng)渠道,現(xiàn)貨配單 |
詢(xún)價(jià) | ||
IDT |
2022+ |
原廠(chǎng)原包裝 |
38550 |
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷(xiāo) |
詢(xún)價(jià) | ||
IDT, Integrated Device Techno |
23+ |
324-PBGA19x19 |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
IDT, Integrated Device Techno |
23+ |
324-PBGA19x19 |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
Renesas Electronics America In |
24+ |
324-BGA |
9350 |
獨(dú)立分銷(xiāo)商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢(xún)價(jià) | ||
IDT |
21+ |
324PBGA |
13880 |
公司只售原裝,支持實(shí)單 |
詢(xún)價(jià) | ||
IDT, Integrated Device Technol |
24+ |
324-PBGA(19x19) |
53200 |
一級(jí)代理/放心采購(gòu) |
詢(xún)價(jià) | ||
IDT |
23+ |
NA |
19960 |
只做進(jìn)口原裝,終端工廠(chǎng)免費(fèi)送樣 |
詢(xún)價(jià) | ||
IDT |
23+ |
324PBGA |
9000 |
原裝正品,支持實(shí)單 |
詢(xún)價(jià) |