首頁>IDT72V36100L75PF>規(guī)格書詳情
IDT72V36100L75PF中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多IDT72V36100L75PF規(guī)格書詳情
DESCRIPTION:
The IDT72V3640/72V3650/72V3660/72V3670/72V3680/72V3690 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:
? Flexible x36/x18/x9 Bus-Matching on both read and write ports
? The period required by the retransmit operation is fixed and short.
? The first word data latency period, from the time the first word is
written to an empty FIFO to the time it can be read, is fixed and short.
? Asynchronous/Synchronous translation on the read or write ports
? High density offerings up to 1 Mbit
FEATURES:
? Choose among the following memory organizations:Commercial
IDT72V3640 - 1,024 x 36
IDT72V3650 - 2,048 x 36
IDT72V3660 - 4,096 x 36
IDT72V3670 - 8,192 x 36
IDT72V3680 - 16,384 x 36
IDT72V3690 - 32,768 x 36
? Up to 166 MHz Operation of the Clocks
? User selectable Asynchronous read and/or write ports (PBGA Only)
? User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
? Pin to Pin compatible to the higher density of IDT72V36100 and
IDT72V36110
? Big-Endian/Little-Endian user selectable byte representation
? 5V input tolerant
? Fixed, low first word latency
? Zero latency retransmit
? Auto power down minimizes standby power consumption
? Master Reset clears entire FIFO
? Partial Reset clears data, but retains programmable settings
? Empty, Full and Half-Full flags signal FIFO status
? Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
? Selectable synchronous/asynchronous timing modes for Almost
Empty and Almost-Full flags
? Program programmable flags by either serial or parallel means
? Select IDT Standard timing (using EF and FF flags) or First Word
Fall Through timing (using OR and IR flags)
? Output enable puts data outputs into high impedance state
? Easily expandable in depth and width
? JTAG port, provided for Boundary Scan function (PBGA Only)
? Independent Read and Write Clocks (permit reading and writing
simultaneously)
? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
? High-performance submicron CMOS technology
? Industrial temperature range (–40°C to +85°C) is available
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
IDT |
23+ |
QFP |
796 |
原裝正品代理渠道價格優(yōu)勢 |
詢價 | ||
IDT |
23+ |
128TQFP |
9526 |
詢價 | |||
IDT |
2022+ |
原廠原包裝 |
38550 |
全新原裝 支持表配單 中國著名電子元器件獨立分銷 |
詢價 | ||
IDT, Integrated Device Techno |
23+ |
120-TQFP14x14 |
7300 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
IDT, Integrated Device Techno |
23+ |
120-TQFP14x14 |
7300 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
IDT |
1923+ |
BGAQFP |
1680 |
只做進口原裝!假一罰十!絕對有貨! |
詢價 | ||
IDT |
23+ |
TQFP |
8890 |
價格優(yōu)勢/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢 |
詢價 | ||
IDT, Integrated Device Technol |
21+ |
120-LQFP |
45 |
100%進口原裝!長期供應!絕對優(yōu)勢價格(誠信經(jīng)營) |
詢價 | ||
IDT |
BGAQFP |
6688 |
15 |
現(xiàn)貨庫存 |
詢價 | ||
IDT |
22+ |
128TQFP (14x20) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 |