首頁(yè)>IDT72V3640L75PF>規(guī)格書(shū)詳情

IDT72V3640L75PF中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

IDT72V3640L75PF
廠商型號(hào)

IDT72V3640L75PF

功能描述

3.3 VOLT HIGH-DENSITY SUPERSYNC??II 36-BIT FIFO

文件大小

567.57 Kbytes

頁(yè)面數(shù)量

36 頁(yè)

生產(chǎn)廠商 Integrated Device Technology, Inc.
企業(yè)簡(jiǎn)稱(chēng)

IDT

中文名稱(chēng)

Integrated Device Technology, Inc.官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-10 15:39:00

IDT72V3640L75PF規(guī)格書(shū)詳情

DESCRIPTION:

The IDT72V3640/72V3650/72V3660/72V3670/72V3680/72V3690 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:

? Flexible x36/x18/x9 Bus-Matching on both read and write ports

? The period required by the retransmit operation is fixed and short.

? The first word data latency period, from the time the first word is

written to an empty FIFO to the time it can be read, is fixed and short.

? Asynchronous/Synchronous translation on the read or write ports

? High density offerings up to 1 Mbit

FEATURES:

? Choose among the following memory organizations:Commercial

IDT72V3640 - 1,024 x 36

IDT72V3650 - 2,048 x 36

IDT72V3660 - 4,096 x 36

IDT72V3670 - 8,192 x 36

IDT72V3680 - 16,384 x 36

IDT72V3690 - 32,768 x 36

? Up to 166 MHz Operation of the Clocks

? User selectable Asynchronous read and/or write ports (PBGA Only)

? User selectable input and output port bus-sizing

- x36 in to x36 out

- x36 in to x18 out

- x36 in to x9 out

- x18 in to x36 out

- x9 in to x36 out

? Pin to Pin compatible to the higher density of IDT72V36100 and

IDT72V36110

? Big-Endian/Little-Endian user selectable byte representation

? 5V input tolerant

? Fixed, low first word latency

? Zero latency retransmit

? Auto power down minimizes standby power consumption

? Master Reset clears entire FIFO

? Partial Reset clears data, but retains programmable settings

? Empty, Full and Half-Full flags signal FIFO status

? Programmable Almost-Empty and Almost-Full flags, each flag can

default to one of eight preselected offsets

? Selectable synchronous/asynchronous timing modes for Almost

Empty and Almost-Full flags

? Program programmable flags by either serial or parallel means

? Select IDT Standard timing (using EF and FF flags) or First Word

Fall Through timing (using OR and IR flags)

? Output enable puts data outputs into high impedance state

? Easily expandable in depth and width

? JTAG port, provided for Boundary Scan function (PBGA Only)

? Independent Read and Write Clocks (permit reading and writing

simultaneously)

? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic

Ball Grid Array (PBGA) (with additional features)

? High-performance submicron CMOS technology

? Industrial temperature range (–40°C to +85°C) is available

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
IDT
2138+
QFP
8960
專(zhuān)營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十
詢價(jià)
IDT
21+
QFP
2460
原裝現(xiàn)貨熱賣(mài)
詢價(jià)
IDT
21+
128TQFP (14x20)
13880
公司只售原裝,支持實(shí)單
詢價(jià)
IDT
22+
QFP
10000
原裝正品優(yōu)勢(shì)現(xiàn)貨供應(yīng)
詢價(jià)
IDT
23+
TQFP
8890
價(jià)格優(yōu)勢(shì)/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來(lái)電查詢
詢價(jià)
IDT
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì).
詢價(jià)
IDT
23+
128TQFP
9526
詢價(jià)
IDT
16+
QFP
4000
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)!
詢價(jià)
IDT
24+
QFP
6980
原裝現(xiàn)貨,可開(kāi)13%稅票
詢價(jià)
IDT
23+
QFP
872
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢價(jià)