首頁>IDT72V3680>規(guī)格書詳情
IDT72V3680中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書
IDT72V3680規(guī)格書詳情
DESCRIPTION:
The IDT72V3640/72V3650/72V3660/72V3670/72V3680/72V3690 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:
? Flexible x36/x18/x9 Bus-Matching on both read and write ports
? The period required by the retransmit operation is fixed and short.
? The first word data latency period, from the time the first word is
written to an empty FIFO to the time it can be read, is fixed and short.
? Asynchronous/Synchronous translation on the read or write ports
? High density offerings up to 1 Mbit
FEATURES:
? Choose among the following memory organizations:Commercial
IDT72V3640 - 1,024 x 36
IDT72V3650 - 2,048 x 36
IDT72V3660 - 4,096 x 36
IDT72V3670 - 8,192 x 36
IDT72V3680 - 16,384 x 36
IDT72V3690 - 32,768 x 36
? Up to 166 MHz Operation of the Clocks
? User selectable Asynchronous read and/or write ports (PBGA Only)
? User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
? Pin to Pin compatible to the higher density of IDT72V36100 and
IDT72V36110
? Big-Endian/Little-Endian user selectable byte representation
? 5V input tolerant
? Fixed, low first word latency
? Zero latency retransmit
? Auto power down minimizes standby power consumption
? Master Reset clears entire FIFO
? Partial Reset clears data, but retains programmable settings
? Empty, Full and Half-Full flags signal FIFO status
? Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
? Selectable synchronous/asynchronous timing modes for Almost
Empty and Almost-Full flags
? Program programmable flags by either serial or parallel means
? Select IDT Standard timing (using EF and FF flags) or First Word
Fall Through timing (using OR and IR flags)
? Output enable puts data outputs into high impedance state
? Easily expandable in depth and width
? JTAG port, provided for Boundary Scan function (PBGA Only)
? Independent Read and Write Clocks (permit reading and writing
simultaneously)
? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
? High-performance submicron CMOS technology
? Industrial temperature range (–40°C to +85°C) is available
產(chǎn)品屬性
- 型號(hào):
IDT72V3680
- 功能描述:
IC FIFO SS 16384X36 6NS 128-TQFP
- RoHS:
否
- 類別:
集成電路(IC) >> 邏輯 - FIFO
- 系列:
72V
- 標(biāo)準(zhǔn)包裝:
15
- 系列:
74F
- 功能:
異步
- 存儲(chǔ)容量:
256(64 x 4)
- 數(shù)據(jù)速率:
-
- 訪問時(shí)間:
-
- 電源電壓:
4.5 V ~ 5.5 V
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
通孔
- 封裝/外殼:
24-DIP(0.300,7.62mm)
- 供應(yīng)商設(shè)備封裝:
24-PDIP
- 包裝:
管件
- 其它名稱:
74F433
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
2020+ |
QFP |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
IDT |
04+ |
36 |
原裝正品現(xiàn)貨庫存價(jià)優(yōu) |
詢價(jià) | |||
IDT |
TQFP-128 |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
IDT |
22+ |
QFP128 |
354000 |
詢價(jià) | |||
IDT |
23+ |
QFP |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價(jià) | ||
23+ |
原廠封裝 |
9888 |
專做原裝正品,假一罰百! |
詢價(jià) | |||
IDT |
23+ |
128TQFP |
9526 |
詢價(jià) | |||
IDT |
24+ |
原裝 |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
IDT |
22+ |
QFP |
1000 |
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙ |
詢價(jià) | ||
IDT |
21+ |
QFP |
2460 |
原裝現(xiàn)貨熱賣 |
詢價(jià) |