首頁>IDT74FCT88915TT70LB>規(guī)格書詳情

IDT74FCT88915TT70LB中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書

IDT74FCT88915TT70LB
廠商型號

IDT74FCT88915TT70LB

功能描述

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

文件大小

140.5 Kbytes

頁面數(shù)量

11

生產(chǎn)廠商 Integrated Device Technology, Inc.
企業(yè)簡稱

IDT

中文名稱

Integrated Device Technology, Inc.官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-25 22:58:00

人工找貨

IDT74FCT88915TT70LB價格和庫存,歡迎聯(lián)系客服免費人工找貨

IDT74FCT88915TT70LB規(guī)格書詳情

DESCRIPTION:

The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting in essentially delay across the device. The PLL consists of the phase/frequency detector, charge pump, loop filter and VCO. The VCO is designed for a 2Q operating frequency range of 40MHz to f2Q Max.

FEATURES:

? 0.5 MICRON CMOS Technology

? Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH)

? Max. output frequency: 133MHz

? Pin and function compatible with MC88915T

? 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-compatible

? 3-State outputs

? Output skew < 500ps (max.)

? Duty cycle distortion < 500ps (max.)

? Part-to-part skew: 1ns (from tPD max. spec)

? TTL level output voltage swing

? 64/–15mA drive at TTL output voltage levels

? Available in 28 pin PLCC, LCC and SSOP packages

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
IDT
2016+
PLCC28
3000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
IDT
23+
SOP
20000
全新原裝假一賠十
詢價
IDT
21+
PLCC28
10000
原裝現(xiàn)貨假一罰十
詢價
IDT
23+
NA/
3509
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票
詢價
IDT
04+
SOP
2600
全新原裝進(jìn)口自己庫存優(yōu)勢
詢價
IDT
23+
SSOP
1033
優(yōu)勢庫存
詢價
IDT
00+
TSSOP48
448
全新原裝100真實現(xiàn)貨供應(yīng)
詢價
IDT
17+
SOP
9988
只做原裝進(jìn)口,自己庫存
詢價
IDT
23+
28SSOP
9000
原裝正品,支持實單
詢價
IDT
23+
28SSOP
9526
詢價