首頁>IDT82V3390>規(guī)格書詳情

IDT82V3390中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書

IDT82V3390
廠商型號

IDT82V3390

功能描述

SYNCHRONOUS ETHERNET IDT WAN PLL?

文件大小

1.53042 Mbytes

頁面數(shù)量

182

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-5 22:30:00

IDT82V3390規(guī)格書詳情

FEATURES

HIGHLIGHTS

? Single PLL chip:

? Features 0.5 mHz to 560 Hz bandwidth

? Provides node clock for ITU-T G.8261/G.8262 Synchronous

Ethernet (SyncE)

? Exceeds GR-253-CORE and ITU-T G.813 jitter generation

requirements

? Provides node clocks for Cellular and WLL base-station (GSM

and 3G networks)

? Provides clocks for DSL access concentrators (DSLAM), especially

for Japan TCM-ISDN network timing based ADSL equipments

? Provides clocks for 1 Gigabit and 10 Gigabit Ethernet applications

MAIN FEATURES

? Provides an integrated single-chip solution for Synchronous Equipment

Timing Source, including Stratum 3, Stratum 4E, Stratum 4,

SMC, EEC-Option 1 and EEC-Option 2 Clocks

? Provides 156.25 MHz clock for 10 Gig Ethernet Application, with

less than 0.7 ps of RMS Phase Jitter (12 kHz - 20 MHz)

? Employs PLL architecture to feature excellent jitter performance

and minimize the number of the external components

? Integrates T0 DPLL and T4 DPLL; T4 DPLL locks independently or

locks to T0 DPLL

? Supports Forced or Automatic operating mode switch controlled by

an internal state machine. It supports Free- Run, Locked and Holdover

modes

? Supports programmable DPLL bandwidth (0.5 mHz to 560 Hz in 19

steps) and damping factor (1.2 to 20 in 5 steps)

? Supports 1.1X10-5 ppm absolute holdover accuracy and 4.4X10-8

ppm instantaneous holdover accuracy

? Supports hitless reference switching to minimize phase transients

on T0 DPLL output to be no more than 0.61 ns

? Supports phase absorption when phase-time changes on T0

selected input clock are greater than a programmable limit over an

interval of less than 0.1 seconds

? Supports programmable input-to-output phase offset adjustment

? Limits the phase and frequency offset of the outputs

? Provides OUT1~OUT7 output clock frequencies covering from 2

kHz to 625MHz

? Includes 125 MHz and 156.25 MHz for CMOS outputs

? Includes 125 MHz, 156.25 MHz, 312.5 MHz and 625 MHz for differential

outputs

產(chǎn)品屬性

  • 型號:

    IDT82V3390

  • 制造商:

    IDT

  • 制造商全稱:

    Integrated Device Technology

  • 功能描述:

    SYNCHRONOUS ETHERNET IDT WAN PLL?

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
IDT
2020+
QFN
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
IDT
22+23+
QFP
8000
新到現(xiàn)貨,只做原裝進(jìn)口
詢價(jià)
IDT
1726+
QFP
6528
只做進(jìn)口原裝正品現(xiàn)貨,假一賠十!
詢價(jià)
IDT
22+23+
QFN
52719
絕對原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨
詢價(jià)
IDT
1942
QFP
168
詢價(jià)
IDT
QFN
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)
IDT
24+
QFP
5000
全新原裝正品,現(xiàn)貨銷售
詢價(jià)
IDT
24+
QFP
10000
原裝現(xiàn)貨假一賠十
詢價(jià)
IDT
18+
QFP100
85600
保證進(jìn)口原裝可開17%增值稅發(fā)票
詢價(jià)
IDT
2021+
QFP
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價(jià)