首頁>IO130PDB3V2>規(guī)格書詳情

IO130PDB3V2中文資料美高森美數(shù)據(jù)手冊PDF規(guī)格書

IO130PDB3V2
廠商型號

IO130PDB3V2

功能描述

Military ProASIC3/EL Low Power Flash FPGAs with Flash*Freeze Technology

文件大小

10.50173 Mbytes

頁面數(shù)量

212

生產(chǎn)廠商 Microsemi Corporation
企業(yè)簡稱

Microsemi美高森美

中文名稱

美高森美公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-8 20:00:00

IO130PDB3V2規(guī)格書詳情

Features and Benefits

High Capacity

? 15 k to 1 M System Gates

? Up to 144 kbits of True Dual-Port SRAM

? Up to 300 User I/Os

Reprogrammable Flash Technology

? 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process

? Instant On Level 0 Support

? Single-Chip Solution

? Retains Programmed Design when Powered Off

High Performance

? 350 MHz System Performance

? 3.3 V, 66 MHz 64-Bit PCI?

In-System Programming (ISP) and Security

? ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM?-enabled ProASIC?3 devices) via JTAG (IEEE 1532–compliant)?

? FlashLock? to Secure FPGA Contents

Low Power

? Core Voltage for Low Power

? Support for 1.5 V-Only Systems

? Low-Impedance Flash Switches

High-Performance Routing Hierarchy

? Segmented, Hierarchical Routing and Clock Structure

Advanced I/O

? 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)

? 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation

? Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6 V

? Bank-Selectable I/O Voltages—up to 4 Banks per Chip

? Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V / 2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X? and LVCMOS 2.5 V / 5.0 V Input

? Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-LVDS (A3P250 and above)

? I/O Registers on Input, Output, and Enable Paths

? Hot-Swappable and Cold Sparing I/Os?

? Programmable Output Slew Rate? and Drive Strength

? Weak Pull-Up/-Down

? IEEE 1149.1 (JTAG) Boundary Scan Test

? Pin-Compatible Packages across the ProASIC3 Family

Clock Conditioning Circuit (CCC) and PLL?

? Six CCC Blocks, One with an Integrated PLL

? Configurable Phase-Shift, Multiply/Divide, Delay Capabilities and External Feedback

? Wide Input Frequency Range (1.5 MHz to 350 MHz)

Embedded Memory?

? 1 kbit of FlashROM User Nonvolatile Memory

? SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9, and ×18 organizations)?

? True Dual-Port SRAM (except ×18)

ARM Processor Support in ProASIC3 FPGAs

? M1 ProASIC3 Devices—ARM?Cortex?-M1 Soft Processor Available with or without Debug

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
ENE
23+
NA/
4264
原裝現(xiàn)貨,當天可交貨,原型號開票
詢價
ENE
22+
TQFP
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價
ENE
23+
QFP
6850
只做原廠原裝正品現(xiàn)貨!假一賠十!
詢價
ENE
22+
LQFP
3000
絕對原裝現(xiàn)貨 歡迎來電查詢
詢價
ENE
22+
TQFP
4678
進口原裝公司現(xiàn)貨!
詢價
ENE
TQFP
68900
原包原標簽100%進口原裝常備現(xiàn)貨!
詢價
ENE
2022
LQFP
80000
原裝現(xiàn)貨,OEM渠道,歡迎咨詢
詢價
ENE
23+
QFP
15000
一級代理原裝現(xiàn)貨
詢價
ENE
2402+
QFP
8324
原裝正品!實單價優(yōu)!
詢價
14
全新原裝 貨期兩周
詢價