首頁>ISP1161ABD>規(guī)格書詳情
ISP1161ABD中文資料飛利浦數(shù)據(jù)手冊PDF規(guī)格書
ISP1161ABD規(guī)格書詳情
General description
The ISP1161A is a single-chip Universal Serial Bus (USB) Host Controller (HC) and Device Controller (DC). The Host Controller portion of the ISP1161A complies with Universal Serial Bus Specification Rev. 2.0, supporting data rates at full-speed (12 Mbit/s) and low-speed (1.5 Mbit/s). The Device Controller portion of the ISP1161A also complies withUniversal Serial Bus Specification Rev. 2.0, supporting data rates at full-speed (12 Mbit/s). These two USB controllers, the HC and the DC, share the same microprocessor bus interface. They have the same data bus, but different I/O locations.
Features
■Complies withUniversal Serial Bus Specification Rev. 2.0
■The Host Controller portion of the ISP1161A supports data transfer at full-speed (12 Mbit/s) and low-speed (1.5 Mbit/s); the Device Controller portion of the ISP1161A supports data transfer at full-speed (12 Mbit/s)
■Combines the HC and the DC in a single chip
■On-chip DC complies with most USB device class specifications
■Both the HC and the DC can be accessed by an external microprocessor via separate I/O port addresses
■Selectable one or two downstream ports for the HC and one upstream port for the DC
■High-speed parallel interface to most of the generic microprocessors and Reduced Instruction Set Computer (RISC) processors such as:
◆Hitachi? SuperH? SH-3 and SH-4
◆MIPS-based? RISC
◆ARM7?, ARM9?, StrongARM?
■Maximum 15 Mbyte/s data transfer rate between the microprocessor and the HC, 11.1 Mbyte/s data transfer rate between the microprocessor and the DC
■Supports single-cycle and burst mode DMA operations
■Up to 14 programmable USB endpoints with 2 fixed control IN/OUT endpoints for the DC
■Built-in separate FIFO buffer RAM for the HC (4 kbytes) and DC (2462 bytes)
■Endpoints with double buffering to increase throughput and ease real-time data transfer for both DC transfers and HC isochronous (ISO) transactions
■6 MHz crystal oscillator with integrated PLL for low EMI
■Controllable LazyClock (100 kHz±50 ) output during ‘suspend’
■Clock output with programmable frequency (3 MHz to 48 MHz)
■Software controlled connection to the USB bus (SoftConnect?) on upstream port for the DC
■Good USB connection indicator that blinks with traffic (GoodLink?) for the DC
■Software selectable internal 15 k?pull-down resistors for HC downstream ports
■Dedicated pins for suspend sensing output and wake-up control input for flexible applications
■Global hardware reset input pin and separate internal software reset circuits for HC and DC
■Operation from a 5 V or a 3.3 V power supply
■Operating temperature range?40°Cto+85°C
■Available in two LQFP64 packages (SOT314-2 and SOT414-1).
Applications
■Personal Digital Assistant (PDA)
■Digital camera
■Third-generation (3-G) phone
■Set-Top Box (STB)
■Information Appliance (IA)
■Photo printer
■MP3 jukebox
■Game console.
產(chǎn)品屬性
- 型號:
ISP1161ABD
- 功能描述:
IC USB HOST/DEVICE CTRLR 64-LQFP
- RoHS:
是
- 類別:
集成電路(IC) >> 接口 - 控制器
- 系列:
-
- 標準包裝:
4,900
- 控制器類型:
USB 2.0 控制器
- 接口:
串行
- 電源電壓:
3 V ~ 3.6 V 電流 -
- 電源:
135mA
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
表面貼裝
- 封裝/外殼:
36-VFQFN 裸露焊盤
- 供應商設備封裝:
36-QFN(6x6)
- 包裝:
*
- 其它名稱:
Q6396337A
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
PHI |
23+ |
QFP |
20000 |
全新原裝假一賠十 |
詢價 | ||
NXP |
2020+ |
QFP64 |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
PHILIPS/飛利浦 |
23+ |
NA/ |
4049 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
NXP/恩智浦 |
22+ |
QFP64 |
100000 |
代理渠道/只做原裝/可含稅 |
詢價 | ||
NXP/恩智浦 |
24+ |
QFP64 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
NXP/恩智浦 |
21+ |
QFP64 |
1709 |
詢價 | |||
PHI |
2016+ |
QFP64 |
6528 |
只做進口原裝現(xiàn)貨!或訂貨,假一賠十! |
詢價 | ||
PHILIPS |
0302+ |
QFP |
4 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
NXP/恩智浦 |
22+ |
QFP64 |
354000 |
詢價 | |||
NXP |
22+ |
QFP64 |
5671 |
全新原裝正品 現(xiàn)貨 優(yōu)勢供應 |
詢價 |