首頁(yè)>ISPLSI1032E-70LJ>規(guī)格書(shū)詳情

ISPLSI1032E-70LJ中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

ISPLSI1032E-70LJ
廠商型號(hào)

ISPLSI1032E-70LJ

功能描述

High-Density Programmable Logic

文件大小

212.88 Kbytes

頁(yè)面數(shù)量

16 頁(yè)

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡(jiǎn)稱

Lattice萊迪思

中文名稱

萊迪思半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-10-25 20:00:00

ISPLSI1032E-70LJ規(guī)格書(shū)詳情

Description

The ispLSI and pLSI 1032E are High Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1032E features 5-Volt in-system programmability and in-system diagnostic capabilities. The ispLSI 1032E device offers non-volatile reprogrammability of the logic, as well as the interconnects to provide truly reconfigurable systems. It is architecturally and parametrically compatible to the pLSI 1032E device, but multiplexes four input pins to control in-system programming. A functional superset of the ispLSI and pLSI 1032 architecture, the ispLSI and pLSI 1032E devices add two new global output enable pins.

Features

? HIGH DENSITY PROGRAMMABLE LOGIC

— 6000 PLD Gates

— 64 I/O Pins, Eight Dedicated Inputs

— 192 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

? HIGH PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 125 MHz Maximum Operating Frequency

— tpd = 7.5 ns Propagation Delay

— TTL Compatible Inputs and Outputs

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

? ispLSI OFFERS THE FOLLOWING ADDED FEATURES

— In-System Programmable (ISP?) 5-Volt Only

— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

? OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS

— Complete Programmable Device Can Combine Glue Logic and Structured Designs

— Enhanced Pin Locking Capability

— Four Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control to Minimize Switching Noise

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

? ispEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?

— PC and UNIX Platforms

產(chǎn)品屬性

  • 型號(hào):

    ISPLSI1032E-70LJ

  • 功能描述:

    CPLD - 復(fù)雜可編程邏輯器件 USE ispMACH 4000V

  • RoHS:

  • 制造商:

    Lattice

  • 存儲(chǔ)類型:

    EEPROM

  • 大電池?cái)?shù)量:

    128

  • 最大工作頻率:

    333 MHz

  • 延遲時(shí)間:

    2.7 ns

  • 可編程輸入/輸出端數(shù)量:

    64

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 90 C

  • 最小工作溫度:

    0 C

  • 封裝/箱體:

    TQFP-100

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
LATTICE/萊迪斯
24+
PLCC84
58000
全新原廠原裝正品現(xiàn)貨,可提供技術(shù)支持、樣品免費(fèi)!
詢價(jià)
LATTICE
21+
PLCC
1523
公司現(xiàn)貨,不止網(wǎng)上數(shù)量!原裝正品,假一賠十!
詢價(jià)
LATTICE
PLCC84
53650
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢價(jià)
LATTICE
22+
NA
6750
絕對(duì)全新原裝現(xiàn)貨
詢價(jià)
LATTE/萊迪斯
23+
NA/
50
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
Lattice(萊迪斯)
23+
標(biāo)準(zhǔn)封裝
13450
原廠渠道供應(yīng),大量現(xiàn)貨,原型號(hào)開(kāi)票。
詢價(jià)
Lattice
23+
PLCC-84
7000
絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購(gòu)!
詢價(jià)
Lattice(萊迪斯)
2023+
N/A
4550
全新原裝正品
詢價(jià)
LATTICE
2023+
PLCC84
80000
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品
詢價(jià)
Lattice/萊迪斯
2324+
NA
78920
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口
詢價(jià)