首頁>ISPLSI1032EA-100LT100>規(guī)格書詳情

ISPLSI1032EA-100LT100中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書

ISPLSI1032EA-100LT100
廠商型號

ISPLSI1032EA-100LT100

功能描述

In-System Programmable High Density PLD

文件大小

172.09 Kbytes

頁面數(shù)量

16

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡稱

Lattice萊迪思

中文名稱

萊迪思半導(dǎo)體公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-1 19:12:00

ISPLSI1032EA-100LT100規(guī)格書詳情

Description

The ispLSI 1032EA is a High Density Programmable Logic Device containing 192 Registers, 64 Universal I/O pins, four Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1032EA features 5V in-system programmability (ISP?) and in-system diagnostic capabilities via IEEE 1149.1 Test Access Port. The ispLSI 1032EA device offers non-volatile reprogrammability of the logic, as well as the interconnects to provide truly reconfigurable systems. A functional superset of the ispLSI 1032 architecture, the ispLSI 1032EA device adds user selectable 3.3V or 5V I/O and open-drain output options.

Features

? HIGH DENSITY PROGRAMMABLE LOGIC

— 6000 PLD Gates

— 64 I/O Pins, Four Dedicated Inputs

— 192 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

— Functionally Compatible with ispLSI 1032E

? NEW FEATURES

— 100 IEEE 1149.1 Boundary Scan Testable

— ispJTAG? In-System Programmable via IEEE 1149.1 (JTAG) Test Access Port

— User Selectable 3.3V or 5V I/O Supports MixedVoltage Systems (VCCIO Pin)

— Open-Drain Output Option

? HIGH PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 200 MHz Maximum Operating Frequency

— tpd = 4.5 ns Propagation Delay

— TTL Compatible Inputs and Outputs

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

? IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

? OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS

— Complete Programmable Device Can Combine Glue Logic and Structured Designs

— Enhanced Pin Locking Capability

— Four Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control to Minimize Switching Noise

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?

— PC and UNIX Platforms

產(chǎn)品屬性

  • 型號:

    ISPLSI1032EA-100LT100

  • 功能描述:

    CPLD - 復(fù)雜可編程邏輯器件

  • RoHS:

  • 制造商:

    Lattice

  • 存儲類型:

    EEPROM

  • 大電池數(shù)量:

    128

  • 最大工作頻率:

    333 MHz

  • 延遲時間:

    2.7 ns

  • 可編程輸入/輸出端數(shù)量:

    64

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 90 C

  • 最小工作溫度:

    0 C

  • 封裝/箱體:

    TQFP-100

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
LATTICE/萊迪斯
24+
QFP
96880
只做原裝,歡迎來電資詢
詢價
LATTICE
24+
QFP
13500
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價
LATTICE
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢.
詢價
LATTICE
23+
QFP100
5700
絕對全新原裝!現(xiàn)貨!特價!請放心訂購!
詢價
Lattice
24+
TQFP
35200
一級代理/放心采購
詢價
Lattice
17+
6200
100%原裝正品現(xiàn)貨
詢價
LATTICE/萊迪斯
23+
QFP
98900
原廠原裝正品現(xiàn)貨!!
詢價
萊迪斯/LATTICE
21+
QFP
12588
原裝正品,量大可定
詢價
LATTICE
24+
QFP
153
詢價
LATTICE
2021+
20
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價