首頁(yè)>ISPLSI2064V-100LJ44>規(guī)格書(shū)詳情
ISPLSI2064V-100LJ44中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
相關(guān)芯片規(guī)格書(shū)
更多- ISPLSI2032VL-180LB49
- ISPLSI2032VL-110LT44
- ISPLSI2032VL-135LT44
- ISPLSI2032VL-135LT48
- ISPLSI2032VL-110LJ44
- ISPLSI2032VL-180LJ44
- ISPLSI2032VL-180LT48
- ISPLSI2032VL-135LJ44
- ISPLSI2032VL-110LB49
- ISPLSI2032VL-135LT44I
- ISPLSI2032VL
- ISPLSI2032VL-180LT44
- ISPLSI2032VE300LJ44I
- ISPLSI2032VE300LT48I
- ISPLSI2032VE300LTN48I
- ISPLSI2032VE300LT48
- ISPLSI2032VE300LTN48
- ISPLSI2032VE300LTN44
ISPLSI2064V-100LJ44規(guī)格書(shū)詳情
Description
The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.
Features
? HIGH DENSITY PROGRAMMABLE LOGIC
— 2000 PLD Gates
— 64 and 32 I/O Pin Versions, Four Dedicated Inputs
— 64 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
? 3.3V LOW VOLTAGE 2064 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064
? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 100MHz Maximum Operating Frequency
— tpd = 7.5ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
產(chǎn)品屬性
- 型號(hào):
ISPLSI2064V-100LJ44
- 制造商:
LATTICE
- 制造商全稱(chēng):
Lattice Semiconductor
- 功能描述:
3.3V High Density Programmable Logic
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICE |
22+ |
PLCC-84 |
4650 |
詢(xún)價(jià) | |||
LAT |
23+ |
65480 |
詢(xún)價(jià) | ||||
LATTICE |
02+ |
QFP |
480 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) | ||
LATTICE |
QFP |
22+ |
6000 |
十年配單,只做原裝 |
詢(xún)價(jià) | ||
LATTICE |
2021+ |
N/A |
6800 |
只有原裝正品 |
詢(xún)價(jià) | ||
Lattice |
23+ |
TQFP |
1005 |
全新原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
23+ |
QFP |
10000 |
原廠授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢(xún)價(jià) | ||
LATTICE |
24+ |
PLCC-84P |
7 |
現(xiàn)貨 |
詢(xún)價(jià) | ||
Lattice |
23+ |
TQFP-100 |
7000 |
絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購(gòu)! |
詢(xún)價(jià) | ||
LATTICE |
23+ |
NA |
25060 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢(xún)價(jià) |